ITEM 2070

ADVANCED TRANSPORTATION CONTROLLER

2070.1 Description. Furnish Type 2070 Advanced Transportation Controller (ATC) unit. The Advanced Transportation Controller (ATC) is a general purpose programmable controller that is intended for continuous unattended operation in harsh environments.

This Item defines specific, interchangeable modules that are combined to form a Type 2070 ATC that is capable of running control software that might be provided from a variety of providers. This Item defines several module options that can be arranged in a variety of composition configurations to meet the needs of the user.

This Item lays out compositions for Full, NEMA, Lite, and ITS configurations. The Type 2070 version of the ATC is designed such that all components are fully standardized and are therefore interchangeable.

2070.2 Definitions. The Type 2070 Controller Housing defines a controller housing that is intended to fit an EIA 19 in. rack mounted form commonly found in the Type 332 and ITS family of cabinets. A NEMA base module is defined for those NEMA TS1 and TS2 shelf mounted applications.

(2) CPU Module. The CPU module consists of the main CPU, memory, software and interfaces to the remainder of the controller. There are three CPU module configurations identified in this standard. The Type 2070-1A is a two-board configuration that has a VME-based CPU board and a Transition Board. The Type 2070-1B configuration consists of a single board module. The Type 2070-1C configuration is intended to interface with the "engine board" specified by the ATC v5.0 standard.

(3) Field I/O Module. The Field I/O Module provides a mechanism for input and output interfaces. There are three options for the Field I/O Module. The Type 2070-2A Modules is intended to provide a parallel I/O interface with the Type 332 family of cabinets using the C1S connector. The Type 2070-2B Module is intended to provide a serial I/O interface to the ITS cabinet family and the NEMA interface to TS1 cabinets. The Type 2070-2N is for the NEMA TS2 Type 1 cabinets.

(4) Front Panel Module. A controller Front Panel usually contains a keyboard and display that comprise the user field interface. The Front Panel on the Type 2070 controller is optional. This standard identifies three front panel options: the Type 2070-3A Front Panel includes a large character (4 lines of 40 characters) Liquid Crystal Display (LCD), the Type 2070-3B Front Panel includes a small character (8 lines of 40 characters) LCD, and the Type
2070-3C contains only a serial connection for interfacing with a notebook computer or some other handheld computing device.

(5) Power Supply Module. A power supply module is used to convert 120 volt power to voltages required to operate the electronics inside the Type 2070 controller unit. This power supply must meet certain minimum electrical characteristics defined herein for its intended use. This standard identifies two options for the Power Supply: The Type 2070-4A identifies a 10 ampere power supply that is needed for those cases there is a need to support the VME cage assembly, or other modules. The Type 2070-4AN identifies the corresponding power supplies needed to support the NEMA TS1 and TS2 standards. This power supply has the Power-up and Power-down signals adjusted to meet NEMA specifications.

(6) Cage Assembly. The Cage Assembly is an optional expansion module for the Type 2070 ATC.

(7) Communications Modules. This standard includes a variety of serial and modem communications modules. The 2070-6 series of modules are for internal modems and the Type 2070-7 series of modules are for serial communications.

(8) NEMA Interface. This standard includes requirements for an optional module to interface with the NEMA TS1 and NEMA TS2 Type 2 cabinets. The Type 2070-8 NEMA Field I/O Module is an external module that attaches to the bottom of the 2070 and provides for the typical “A,” “B,” and “C” NEMA connectors.

2070.3 General Requirements

(1) General. All furnished equipment must be new and unused. Vacuum or gaseous tubes and electro-mechanical devices (unless specifically called out) must not be used.

(2) Interchangeability. Assemblies and their associated devices must be electrically and mechanically interchangeable at both the assembly and device levels:

2070.4 Assemblies and associated modules

(1) Type 2070-L Controller Unit

- Type 2070-1B CPU
- Type 2070-2A Field I/O Module
- Type 2070-3 Front Panel Assembly
- Type 2070-4A Power Supply
- Type 2070-7 Serial MA Module

(2) Type 2070-L S Controller Unit
- Type 2070-1B CPU Module
- Type 2070-2B Field I/O Module
- Type 2070-3 Front Panel Assembly
- Type 2070-4A Power Supply
- Type 2070-7 Serial MA Module

(3) Type 2070-LC Controller Unit
- Type 2070-1C CPU Module
- Type 2070-2A Field I/O Module
- Type 2070-3 Front Panel Assembly
- Type 2070-4A Power Supply
- Type 2070-7 Serial MA Module

(4) Type 2070-LCS Controller Unit
- Type 2070-1C CPU Module
- Type 2070-2B Field I/O Module
- Type 2070-3 Front Panel Assembly
- Type 2070-4A Power Supply
- Type 2070-7 Serial MA Module

(5) Type 2070-N1B Controller Unit
- Type 2070-1B CPU Module
- Type 2070-2B Field I/O Module
- Type 2070-3 Front Panel Assembly
- Type 2070-4AN Power Supply Module
• Type 2070-7 Serial MA Module
• Type 2070-8 NEMA Module

(6) Type 2070-N2 Controller Unit
• Type 2070-1B CPU Module
• Type 2070-2N Field I/O Module – this module contains 120VAC outlet (accommodates 2070-4 line cord) and has a built-in CPU and memory emulating the 2070-8 NEMA base.
• Type 2070-3 Front Panel Assembly
• Type 2070-4AN Power Supply Module
• Type 2070-7 Serial Comm. Module

(7) Type 2070-N1C Controller Unit
• Type 2070-1C CPU Module
• Type 2070-2B Field I/O Module
• Type 2070-3 Front Panel Assembly
• Type 2070-4AN Power Supply Module
• Type 2070-7 Serial MA Module
• Type 2070-8 NEMA Module

(8) Type 2070-N2C Controller Unit
• Type 2070-1C CPU Module
• Type 2070-2N Field I/O Module – this module contains 120VAC outlet (accommodates 2070-4 line cord) and has a built-in CPU and memory emulating the 2070-8 NEMA base.
• Type 2070-3 Front Panel Assembly
• Type 2070-4BN Power Supply Module
• Type 2070-7 Serial MA Module

2070.5 Documentation Manuals. Two copies of Manual Documentation must be supplied for each item purchased up to 200 manuals per order. The manual must be bound in durable covers made of either 65 pound stock paper or

4-127
clear plastic. The manual must be printed on 8-1/2 in. by 11 in. paper, with the exception that schematics, layouts, parts lists and plan details may be on 11 in. by 17 in. sheets, with each sheet neatly folded to 8-1/2 in. by 11 in. size. A minimum of Times New Roman or Arial 10 point font must be used for all manual text, excluding drawings and schematics. Drawing text may use a smaller font size.

Manual Contents. Each manual must include the following sections in the order listed:

Table of Contents

Glossary
Manufacturer Contact Information
Address
Telephone Number
Fax Number
General Email Address
General Description
General Characteristics
Installation
Adjustments
Theory of Operation
Systems Description (include block diagram).
Detailed Description of Circuit Operation.
Maintenance
Preventive Maintenance.
Trouble Analysis.
Trouble Shooting Sequence Chart.
Wave Forms.
Voltage Measurements.
Alignment Procedures.

Parts List (include circuit and board designation, part type and class, power rating, component manufacturer, mechanical part manufacturer, data specification sheets for special design components and original manufacturer's part number).

2070.6 Electrical Interconnection Details & Drawings. Schematic and Logic Diagram

Assembly Drawings and a pictorial diagram showing physical locations and identification of each component or part.

The date, serial numbers, model numbers and revision numbers of equipment covered by the manuals must be printed on the front cover of the manuals.

Draft Manual. A preliminary draft of the manual must be submitted, when required, to the DEPARTMENT for approval prior to final printing.

Packaging. Each item delivered must be individually packed in its own shipping container. When loose Styrofoam is used for packing the item, the item must be sealed in a plastic bag to prevent direct contact with the Styrofoam.

Delivery. Each item delivered for testing must be complete, including manuals, and ready for testing.

Metals. All sharp edges and corners must be rounded and free of any burrs.

Aluminum. Sheet must be 63 gauge American Standard (0.060-in.) minimum thick Type 3003-H14 or Type 5052-H32 ASTM B209 “Standard Specification for Aluminum and Aluminum-Alloy Sheet and Plate” aluminum alloy. Rod, Bar and Extruded must be Type 6061-T6, or equal.

Stainless Steel. Sheet must be annealed or one-quarter-hard complying with the ASTM Designation: A666 “Standard Specification for Annealed or Cold-Worked Austenitic Stainless Steel Sheet, Strip, Plate, and Flat Bar” for Type 304, Grades A or B, stainless steel sheet.

Cold Rolled Steel. Sheet, Rod, Bar and Extruded must be Type 1018/1020.

Plating. All cold roll steel must be plated. All plating must be either cadmium plating meeting the requirements of Federal Specification QQ-P-416C, Type 2 Class I or zinc plating meeting the requirements of ASTM B633 “Standard Specification for Electrodeposited Coatings of Zinc on Iron and Steel” Type II SC4.
Mechanical Hardware. All bolts, nuts, washers, screws, hinges and hinge pins must be stainless steel unless otherwise specified.

Electrical Isolation. Within the circuit of any device, module, or Printed Circuit Board (PCB), electrical isolation must be provided between DC logic ground, equipment ground and the AC conductor. They must be electrically isolated from each other by 500 megohms, minimum, when tested at the input terminals with 500 VDC.

Daughter Boards. Keyboards and LCD/LED Displays are considered daughter boards. Daughter boards must be mechanically secured with a minimum of four spacers/metal screws. Connectors must be either Flat Cable or PCB Headers. Components are to be mounted under the daughter board.

2070.7 Components. All components must be second sourced and must be of such design, fabrication, nomenclature or other identification as to be purchased from a wholesale distributor or from the component manufacturer. When a component is of such special design that it precludes the purchase of identical components from any wholesale distributor or component manufacturer, one spare duplicate component must be furnished with each 20, or fraction thereof, components used. The electronic circuit design must be such that all components of the same generic type, regardless of manufacturer, must function equally in accordance with the specifications.

2070.8 Electronic Components. No device to be socket mounted unless specifically called out. No component to be operated above 80% of its maximum rated voltage, current or power ratings. Digital components must not be operated above 3% over their nominal voltage, current or power ratings.

No component to be provided where the manufactured date is three years older than the contract award date. The design life of all components, operating for twenty-four hours a day and operating in their circuit application, must be ten years or longer.

Components must be arranged so they are easily accessible, replaceable and identifiable for testing and maintenance. Where damage by shock or vibration exists, a clamp, fastener, retainer, or hold-down bracket must support the component mechanically.

The Manufacturer must submit detailed engineering technical data on all components at the request of the Department. The Manufacturer must certify that the component application meets the requirements of this standard.

Capacitors. The DC and AC voltage ratings as well as the dissipation factor of a capacitor must exceed the worst-case design parameters of the circuitry by 150%. Capacitor encasements must be resistant to cracking, peeling and discoloration. All capacitors must be insulated and must be marked with their
capacitance values and working voltages. Electrolytic capacitors must not be used for capacitance values of less than 1.0 microfarad and must be marked with polarity.

Potentiometers. Potentiometers with ratings from 1 to 2 watts must meet Military Type RV4 requirements. Under 1 Watt potentiometers must be used only for trimmer type function. The potentiometer power rating must be at least 100% greater than the maximum power requirements of the circuit.

Resistors. Fixed carbon film, deposited carbon, or composition-insulated resistors must conform to the performance requirements of Military Specifications MIL-R-11F or MIL-R-22684. All resistors must be insulated and be marked with their resistance values. Resistance values must be indicated by the EIA color codes, or stamped value. The value of the resistors must not vary by more than 5% between -37 degrees C and 74 degrees C.

a. Special ventilation or heat sinking must be provided for all 2- watt or greater resistors. They must be insulated from the PCB.

2070.9 Semiconductor Devices. All transistors, integrated circuits, and diodes must be a standard type listed by EIA and clearly identifiable.

All metal oxide semiconductor components must contain circuitry to protect their inputs and outputs against damage due to high static voltages or electrical fields.

Device pin "1" locations must be properly marked on the PCB adjacent to the pin.

2070.10 Transformers and Inductors. All power transformers and inductors must have the manufacturer’s name or logo and part number clearly and legibly printed on the case or lamination. All transformers and inductors must have their windings insulated, be protected to exclude moisture, and their leads color coded with an approved EIA color code or identified in a manner to facilitate proper installation.

2070.11 Triacs. Each triac with a designed circuit load of greater than 0.5 Amperes at 120 VAC must be mounted to a heat sink with thermal conductive compound or material, in addition to being mechanically secured.

2070.12 Circuit Breakers and Fuses. Circuit breakers must be listed by UL or ETL. The trip and frame sizes must be plainly marked (marked on the breaker by the manufacturer), and the ampere rating visible from the front of the breaker. Contacts must be silver alloy and enclosed in an arc-quenching chamber. An ambient air temperature range of from -18 degrees C to 50 degrees C must not influence overload tripping. The minimum Interrupting Capacity must be 5,000 amperes, RMS when the breaker is secondary to a UL approved fuse
or primary circuit breaker and both breakers in concert provide the rated capacity. For circuit breakers 80 amperes and above, the minimum interrupting capacity must be 10,000 amperes, RMS. Circuit breakers must be the trip-free type with medium trip delay characteristic (Carlingswitch Time Delay Curve #24 or equal).

Load Circuit Breaker Auxiliary Internal Switches. The Load Circuit Breakers used to power Switch Packs must have auxiliary switches. The auxiliary switches must “open” when the load breaker has tripped and the system will transfer the power from the Main Contactor to the Flash or Blank condition.

Fuses. All Fuses that are resident in a bayonet style fuse holder must have the fuse size rating labeled on the holder or on the panel adjacent to the holder. Fuses must be easily accessible and removable without use of tools.

2070.13 Switches. Dip. Dual-inline-package, quick snap switches must be rated for a minimum of 30,000 operations per position at 50 mA, 30 VDC. The switch contact resistance must be 100 milliohms maximum at 2 mA, 30 VDC. The contacts must be gold over brass.

Logic. The switch contacts must be rated for a minimum of 1-ampere resistive load at 120 VAC and must be silver over brass (or equal). The switch must be rated for a minimum of 40,000 operations.

Control. The switch contacts must be rated for a minimum of 5 amperes resistive load at 120 VAC or 28 VDC and be silver over brass (or equal). The switch must be rated for a minimum of 40,000 operations.

Power. Ratings must be the same as CONTROL, except the contact rating must be a minimum of 10 amperes at 125 VAC.

2070.14 Terminal Blocks. The terminal blocks must be barrier type, rated at 20 amperes and 600 VAC RMS minimum. The terminal screws must be 0.3125 in. minimum length nickel-plated brass binder head type with screw inserts of the same material. Screw size is called out under the associated file, panel or assembly.

Screw Lug and Cam Driven Connectors. Provided the connectors mate, screw lug cam driven devices or crimp pin connectors must be allowable if the interface is part of a harness. For field termination, screw lug and cam driven assemblies are interchangeable for field wiring termination, provided they both accommodate 22 gauge wire on the inputs and 22 gauge wire on the outputs.

2070.15 Wiring, Cabling and Harnesses. Wiring, Cabling and Harnesses must be neat, firm and properly bundled with external protection. They must be tie-wrapped and routed to minimize crosstalk and electrical interference. Each harness must be of adequate length to allow any conductor to be connected
properly to its associated connector or termination point. Conductors within an encased harness have no color requirements. Printed circuit motherboards are to be used where possible to eliminate or reduce cabinet wiring.

Wiring containing AC must be bundled separately or shielded separately from all DC logic voltage control circuits.

Wiring must be routed to prevent conductors from being in contact with metal edges. Wiring must be arranged so that any removable assembly may be removed without disturbing conductors not associated with that assembly.

All conductors, except those that can be readily traced, must be labeled. Labels attached to each end of the conductor must identify the destination of the other end of the conductor.

All conductors must conform to MIL-W-16878E/1 or better and have a minimum of 19 strands of copper. The insulation must be polyvinyl chloride with a minimum thickness of 10 mils or greater. Where insulation thickness is 15 mils or less, the conductor must conform to MIL-W-16878/17.

Conductor color identification must be as follows:

AC- circuits – white

Equip. Ground - solid green or continuous green color with 1 or more yellow stripes

DC logic ground - continuous white with a red stripe

AC+ circuits - continuous black or black with colored stripe

DC logic ungrounded or signal - any color not specified

2070.16 Indicators and Character Displays. All indicators and character displays must be readily visible at a radius of up to 4 feet within the cone of visibility when the indicator is subjected to 97,000 lux (9,000 foot-candles) of white light with the light source at 45 degrees (+/-2 degrees) to the front panel.

All indicators and character displays must have a minimum 90 degrees cone of visibility with its axis perpendicular to the panel on which the indicator is mounted. All indicators must be self-luminous. All indicators must have a rated life of 100,000 hours minimum. Each LED indicator must be white or clear when off. Indicators supplied on equipment requiring handles must be mounted such that a horizontal clearance is provided. Liquid Crystal Displays (LCD) must be readable at temperatures of -20 degrees C to +70 degrees C. All controller unit functions are required to operate at temperatures of -37 degrees C to +74 degrees C.
2070.17 Connectors. Connectors must be keyed to prevent improper insertion of the wrong connector where equipment damage or operator injury may result. The mating connectors must be designated as the connector number and male/female relationship, such as C1P (plug or PCB edge connector) and C1S (socket).

2070.18 Type T. Type T connector must be a single row, 10 position, feed through terminal block. The terminal block must be a barrier type with 6-32, 0.25 in. or longer, nickel plated brass binder head screws. Each terminal must be permanently identified as to its function.

Plastic Circular and Type M. Pin and socket contacts for connectors must be beryllium copper construction subplated with 1.27 microns nickel and plated with 0.76 microns gold. Pin diameter must be 0.0618 in. All pin and socket connectors must use the AMP #601105-1 or #91002-1 contact insertion tool and the AMP #305183 contact extraction tool or equal.

2070.18 Card Edge and Two Piece PCB. Edge connectors must have bifurcated gold-plated contacts. The PCB receptacle connector must meet or exceed the following:

- Operating Voltage: 600 VAC (RMS)
- Current Rating: 5.0 Amperes
- Insulation Material: Diallyl Phthalate or Thermoplastic
- Insulation Resistance: 5,000 Megohms
- Material: Copper alloy plated with 0.00005 in. of nickel and 0.000015 in. of gold
- Contact Resistance: 0.006 Ohm maximum

The two-piece PCB connector must meet or exceed the DIN 41612.

The PCB 22/44 Connector must have 22 independent contacts per side; dual sided with 0.156 in. contact centers.

2070.19 Wire Terminal. Each wire terminal must be solderless with PVC insulation and a heavy-duty short -locking spade type connector. Crimp terminal connectors using a Controlled-Cycle type crimping tool.

2070.20 Flat Cable. Each flat cable connector must be designed for use with 26 AWG cable; have dual cantilevered phosphor bronze contacts plated with 0.00015 in. of gold over 0.00005 in. of nickel; and have a current rating of 1 Ampere minimum and an insulation resistance of 5 Megohms minimum.
2070.21 PCB Header Post. Each PCB header post must be 0.025 in. square by 0.3425 in. high from the plane of the PCB to the end of the pin; be mounted on 0.10 in. centers; and be tempered hard brass plated with 0.00015 in. of gold over 0.00005 in. of nickel.

2070.22 PCB Header Socket. Each PCB header socket block must be nylon or diallyl phthalate. Each PCB header socket contact must be removable, but crimp-connected to its conductor. List the part number of the extraction tool recommended by its manufacturer. Each PCB header socket contact must be brass or phosphor bronze plated with 0.0015 in. of gold over 0.00005 in. of nickel.

2070.23 Surge Protection Device. The surge suppression device must comply with ANSI/IEEE C62.41 (100 Kilohertz Ring Wave, the 1.2/50 microseconds – 8/20 Combination Wave and the EFT Burst) at voltages and currents specified at “Location Category B2” and at “Test Severity” level III (i.e. up to 4.0 Kilovolts, open-circuit).

2070.24 Mechanical Requirements. Assemblies. All assemblies must be modular, easily replaceable and incorporate plug-in capability for their associated devices or PCBs. Assemblies must be provided with two guides for each plug-in PCB or associated device (except relays). The guides must extend to within 0.75 in. from the face of either the socket or connector and front edge of the assembly. If Nylon guides are used, attach the guides securely to the file or assembly chassis.

Locking Devices. All screw type fasteners must utilize locking devices or locking compounds except finger screws, which are captive.

PCB Design and Connectors. No components, traces, brackets or obstructions are to be within 0.125 in. of the board edge (guide edges). The manufacturer's name or logo, model number, serial number, and circuit issue or revision number must appear and be readily visible on all PCBs.

2070.25 Model and Serial Numbers.

The manufacturer's model number and circuit issue or revision number must appear on the rear panel of all equipment supplied (where such panel exists). In addition to any assignment of model numbers by the manufacturer, the TYPE number must be displayed on the front panel in bold type, at least 0.25 in. high.

A permanent label must be affixed to the inside near and center floor of the Type 2070 unit chassis when viewed from the front. The label must display the unit's serial number and be permanent and easy to read.

2070.26 Workmanship. Workmanship must conform to the requirements of this Item and be in accordance with the highest industry standards.
Tolerances. The following tolerances must apply, except as specifically shown on the plans or in these specifications:

<table>
<thead>
<tr>
<th>TYPE</th>
<th>DIMENSIONAL TOLERANCE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sheet Metal</td>
<td>+/-0.0525 in.</td>
</tr>
<tr>
<td>PCB</td>
<td>+0 in., -0.010 in.</td>
</tr>
<tr>
<td>Edge Guides</td>
<td>+/-0.015 in.</td>
</tr>
</tbody>
</table>

*Note:  These dimensional tolerances do not apply to material gauge or thickness.

Engineering. Human Engineering. The equipment must be engineered for simplicity, ease of operation and maintenance.

Knobs must be a minimum of 0.5 in. in diameter and a minimum separation of 0.5 in. edge to edge.

PCBs must slide smoothly in their guides while being inserted into or removed from the frame and fit snugly into the plug-in PCB connectors. PCBs must require a force no less than 5 pounds-force or greater than 50 pounds-force for insertion or removal.

Design Engineering. The design must be inherently temperature compensated to prevent abnormal operation. The circuit design must include such compensation as is necessary to overcome adverse effects due to temperature in the specified environmental range. The design must take into consideration the protection of personnel from all dangerous voltages.

Generated Noise. No item, component or subassembly is to emit an audible noise level exceeding the peak level of 55 dBA when measured at a distance of one meter away from its surface, except as otherwise noted. No item, component or subassembly is to emit a noise level sufficient to interfere with processing and communication functions of the controller circuits.


All contacts on PCBs must be plated with a minimum thickness of 0.00003 in. gold over a minimum thickness of 0.000075 in. nickel.

PCB design must be such that when a component is removed and replaced, no damage is done to the board, other components, conductive traces or tracks.

Fabrication of PCBs must be in compliance with Military Specification MIL-P-13949, except as follows:
NEMA FR-4 glass cloth base epoxy resin copper clad laminates 0.0625 in. minimum thickness must be used. Inter-component wiring must be by laminated copper clad track having a minimum weight of 0.2 ounces per square foot with adequate cross section for current to be carried. All copper tracks must be plated or soldered to provide complete coverage of all exposed copper tracks. Jumper wires to external PCB components must be from plated-through padded holes and as short as possible.

All PCBs must conform to Section 3.3 of Military Specification MIL-P-13949G Grade of Pits and Dents and be of Grade B quality (3.5.1.3) or better. The class of permissible bow or twist must be Class C (Table V) or better. The class of permissible warp or twist must be Class A (Table II) or better.

Omit Sections 4.2 through 6.6 of Military Specification MIL-P-13949G (inclusive) except as referenced in previous sections of this Item.

The mounting of parts and assemblies on the PCB must conform to Military Specification MIL-STD-275E, except as follows:

Semiconductor devices that dissipate more than 250 milliwatts or cause a temperature rise of 10 degrees C or more must be mounted with spacers, transipads or heat sinks to prevent contact with the PCB.

When completed, remove all residual flux from the PCB.

The resistance between any two isolated, independent conductor paths must be at least 100 Megohms when a 500 VDC potential is applied.

All PCBs must be coated with a moisture resistant coating.

Where less than 0.25 in. lateral separation is provided between the PCB (or the components of a PCB) and any metal surface, a 0.0625 in. (+/-0.0005 in.) Thick Mylar (polyester) plastic cover must be provided on the metal to protect the PCB.

Each PCB connector edge must be chamfered at 30 degrees from board side planes. The key slots must also be chamfered so that the connector keys are not extracted upon removal of board or jammed upon insertion. The key slots must be 0.045 in. (+/-0.005 in.) for 0.1 in. spacing and 0.055 in. (+/-0.005 in.) for 0.156 in. spacing.


Automatic flow soldering must be a constant speed conveyor system with the conveyor speed set at optimum to minimize solder peaks or points. Temperature must be controlled to within +/- 8 degrees C of the optimum temperature. The soldering process must result in the complete coverage of
all copper runs, joints and terminals with solder except that which is covered by an electroplating process. Wherever clinching is not used, provide a method of holding the components in the proper position for the flow process.

If exposure to the temperature bath is of such a time-temperature duration, as to come within 80% of any component’s maximum specified time-temperature exposure, that component must be hand soldered to the PCB after the flow process has been completed.

2070.32 Definitions. Definitions for the purpose of this section on PCBs must be taken from MIL-P-55110D Section 3.3 and any current addendum.

Jumpers. Jumpers are not allowed unless called out in the specifications or approved by the Department.

2070.33 Quality Control.

Components. All components must be lot sampled to assure a consistent high conformance standard to the design specification of the equipment.

Subassembly, Unit or Module. Complete electrical, environmental and timing compliance testing must be performed on each module, unit, printed circuit or subassembly. Components will be tested as a complete controller assembly. Housing, chassis, and connection terminals must be inspected for mechanical sturdiness, and harnessing to sockets to be electrically tested for proper wiring sequence. The equipment must be visually and physically inspected to assure proper placement, mounting, and compatibility of subassemblies.

2070.34 Pre-delivery Repair. Any defects or deficiencies found by the inspection system involving mechanical structure or wiring must be returned through the manufacturing process or special repair process for correction.

PCB flow soldering is allowed a second time if copper runs and joints are not satisfactorily coated on the first run. Do not flow solder a PCB more than twice.

Hand soldering is allowed for printed circuit repair.

2070.35 Electrical, Environmental and Testing Requirements. The framework of this section, along with the specific test requirements contained herein, is excerpted with modifications from NEMA TS2-2003 - Section 2 by permission of NEMA. Excerpt © 2002 AASHTO / ITE / NEMA.

General. This section establishes the limits of the environmental and operational conditions in which the Controller Assembly will perform. This section defines the minimum test procedures that may be used to demonstrate conformance of a device type with the provisions of the
standard. These test procedures do not verify equipment performance under every possible combination of environmental requirements covered by this standard. Nothing in this testing profile must be construed as to relieve the requirement that the equipment provided must fully comply with these standards/specifications under all environmental conditions stated herein.

The Department may wish to extend the testing profile or introduce additional tests to verify compliance. (Authorized Engineering Information).

Inspection. A visual and physical inspection must include mechanical, dimensional and assembly conformance to all parts of this standard.

2070.36 Testing Certification.

A complete quality control / final test report must be supplied with each item. Quality control procedures must be submitted to the Department prior to production. The test report must indicate the name of the tester and be signed by a responsible manager.

The quality control procedure and test report format must be supplied to the Department for approval upon request. The quality control procedure must include the following, in the order shown:

Design Acceptance testing of all supplied components.

Physical and functional testing of all modules and items.

Environmental testing reports for all equipment.

Physical and functional testing of all items.

Separate certifications must be provided for Design and Production. Design Acceptance testing must be performed with a fully loaded and functional Cabinet Assembly. Production testing must be performed as part of the Department’s procurement delivery procedures and that testing should be performed at the Major Unit level. (Authorized Engineering Information).

Certain portions of the test procedures contained in this standard may cause damage to the unit (e.g. protection devices may be aged) and are not recommended for routine Production testing. (Authorized Engineering Information)

Definitions of Major Units of the Cabinet Assembly. For the purpose of this section, "Major units of the Cabinet Assembly" must include the Controller Unit, Application Software for implementing the desired functionality, Cabinet Monitor Unit (CMU), Auxiliary Monitor Unit (AMU), Serial Interface Units (SIUs), Power Distribution Unit (PDA), Switch Packs, Flasher(s), and Detector(s).
Environmental and Operating Requirements. The requirements (voltage, temperature, etc.) of this section must apply in any combination.

Voltage and Frequency.

Operating Voltage. The nominal voltage must be 120 VAC, unless otherwise noted.

Operating Frequency. The operating frequency range must be 60 hertz (+/- 3.0 hertz), unless otherwise noted.

Transients, Power Service. The Test Unit must maintain all defined functions when the independent test pulse levels specified below occur on the alternating-current power service.

High Repetition Noise Transients.

The test pulses must not exceed the following conditions:

Amplitude: 300 Volts, both positive and negative polarity.

Peak Power: 2500 watts.

Repetition: 1 pulse approximately every other cycle moving uniformly over the full wave in order to sweep across 360 degrees of the line cycle once every 3 seconds.

Pulse Rise Time: 1 microsecond.

Pulse Width: 10 microseconds.

This test is performed without protection in place or operational.

This test is considered to be a minimum test requirement for the Test Unit complying with ANSI/IEEE C62.41. Regional conditions may warrant additional testing as described in ANSI/IEEE C62.41. (Authorized Engineering Information)

Low Repetition High Energy Transients.

The test pulses must not exceed the following conditions:

Amplitude: 600 Volts (+/-5 percent), both positive and negative polarity.

Energy Source: Capacitor, oil filled, 10 microfarads (+/-10 percent), internal surge impedance less than 1 ohm.

Repetition: 1 discharge every 10 seconds.
Pulse Position: Random across 360 degrees of the line cycle.

This test is performed with protection in place and operational.

This test is considered to be a minimum test requirement for the Test Unit complying with ANSI/IEEE C62.41. Regional conditions may warrant additional testing as described in ANSI/IEEE C62.41. (Authorized Engineering Information)

Nondestructive Transient Immunity.

The Test Unit (with protection in place and operational) must be capable of withstanding a high energy transient having the following characteristics repeatedly applied to the alternating current input terminals (no other power connected to terminals) without failure of the test specimen:

Amplitude: 1000 Volts (+/-5 percent), both positive and negative polarity.

Energy Source: Capacitor, oil filled, 15 microfarads (+/-10 percent), internal surge impedance less than 1 ohm.

Repetition: Applied to the Test Unit once every 2 seconds for a maximum of three applications for each polarity.

After the foregoing, the Test Unit must perform all defined functions upon the application of nominal alternating current power.

This test is considered to be a minimum test requirement for the Test Unit complying with ANSI/IEEE C62.41 (100 Kilohertz Ring Wave, the 1.2/50 microseconds – 8/20 Combination Wave and the EFT Burst) at voltages and currents specified at “Location Category B2” and at “Test Severity” level III (i.e. up to 4.0 Kilovolts, open-circuit). Regional conditions may warrant additional testing as described in ANSI/IEEE C62.41. (Authorized Engineering Information)

Transients, Input-Output Terminals.

The Test Unit (without protection in place or operational) must maintain all defined functions, when the test pulse occurs on the input-output terminals.

Amplitude: 300 Volts, both positive and negative polarity.

Pulse Source: 1000 ohms nominal impedance.

Repetition: 1 pulse per second, for a minimum of 5 pulses per selected terminal.

Pulse rise time: 1 microsecond.
Pulse width: 10 microseconds.

This test is considered to be a minimum test requirement for the Test Unit complying with ANSI/IEEE C62.41. Regional conditions may warrant additional testing as described in ANSI/IEEE C62.41. (Authorized Engineering Information)

Temperature and Humidity. The Test Unit must maintain all programmed functions when the temperature and humidity ambients are within the specified limits defined herein.

Ambient Temperature.

The operating ambient temperature range must be from -37 degrees C to +74 degrees C. The storage temperature range must be from -45 degrees C to +85 degrees C.

The rate of change in ambient temperature must not exceed 18 degrees C per hour, during which the relative humidity must not exceed 95 percent.

Humidity.

The relative humidity must not exceed 95 percent non-condensing over the temperature range of -37 degrees C to +74 degrees C.

Above +46 degrees C, constant absolute humidity must be maintained. This will result in the relative humidity shown in Exhibit 3-1 for dynamic testing.

Table 1

<table>
<thead>
<tr>
<th>Ambient Temperature/ Dry Bulb (in degrees C)</th>
<th>Relative Humidity (in percent)</th>
<th>Ambient Temperature/ Wet Bulb (in degrees C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>-37.0 to 1.1</td>
<td>10</td>
<td>-17.2 to 42.7</td>
</tr>
<tr>
<td>1.1 to 46.0</td>
<td>95</td>
<td>42.7</td>
</tr>
<tr>
<td>48.8</td>
<td>70</td>
<td>42.7</td>
</tr>
<tr>
<td>54.4</td>
<td>50</td>
<td>42.7</td>
</tr>
</tbody>
</table>
### Ambient Temperature/Relative Humidity

<table>
<thead>
<tr>
<th>Ambient Temperature/Dry Bulb (in degrees C)</th>
<th>Relative Humidity (in percent)</th>
<th>Ambient Temperature/Wet Bulb (in degrees C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>60.0</td>
<td>38</td>
<td>42.7</td>
</tr>
<tr>
<td>65.4</td>
<td>28</td>
<td>42.7</td>
</tr>
<tr>
<td>71.2</td>
<td>21</td>
<td>42.7</td>
</tr>
<tr>
<td>74.0</td>
<td>18</td>
<td>42.7</td>
</tr>
</tbody>
</table>

Test Facilities. All instrumentation required in the test procedures, such as voltmeters, ammeters, thermocouples, pulse timers, etc. must be selected in accordance with good engineering practice. In all cases where time limit tests are required, the allowance for any instrumentation errors must be included in the limit test.

Variable Voltage Source: A variable source capable of supplying 20 amperes from 100 VAC to 135 VAC.

Environmental Chamber: An environmental chamber capable of attaining temperatures of -37 degrees C to +74 degrees C and relative humidity given in Table 1.

Transient Generators: Transient generators capable of supplying the transients outlined above.

Test Procedure: Transients, Temperature, Voltage, and Humidity

**Test A: Placement in Environmental Chamber and Check-Out of Hook-Up**

Place the test unit in the environmental chamber. Connect the test unit AC input circuit to a variable voltage power transformer, voltmeter, and transient generator. The transient generator must be connected to the AC input circuit at a point at least 25 feet from the AC power source and not over 10 feet from the input to the test unit.

Connect test switches to the appropriate terminals to simulate the various features incorporated into the test unit. Place these switches in the proper position for desired operation.

Verify the test hook-up. Adjust the variable-voltage power transformer to 120 VAC and apply power to the test unit. Verify that the test unit goes through its prescribed startup sequence and cycles properly in accordance with the operation determined by the positioning of test switches in item b.
Upon the satisfactory completion and verification of the test hook-up, proceed with Test B.

Test B: Transient Tests (Power Service)

Program the test unit to dwell. Verify the input voltage is 120 VAC.

Set the transient generator to provide high-repetition noise transients as follows:

- **Amplitude:** 300 Volts (+/-5 percent), both positive and negative polarity.
- **Peak Power:** 2500 watts.
- **Repetition Rate:** One pulse every other cycle moving uniformly over the full wave in order to sweep once every 3 seconds across 360 degrees of line cycle.
- **Pulse Rise Time:** 1 microsecond.
- **Pulse Width:** 10 microseconds.

Apply the transient generator output to the AC voltage input for at least 5 minutes. Repeat this test for at least two conditions of dwell for the test unit. The test unit must continue to dwell without malfunction.

Program the test unit to cycle through normal operations. Turn on the transient generator (output in accordance with item 2) for 10 minutes, during which time the test unit must continue to cycle without malfunction.

Set a transient generator to provide high-repetition noise transients as follows:

- **Amplitude:** 300 Volts (+/-5 percent), both positive and negative polarity.
- **Source Impedance:** Not less than 1000 ohms nominal impedance.
- **Repetition:** One pulse per second for a minimum of five pulses per selected terminal.
- **Pulse Rise Time:** 1 microsecond.
- **Pulse Width:** 10 microseconds.

Apply the transient generator (output in accordance with item 5) between logic ground and the connecting cable termination of selected Field I/O input/output terminals of the test unit.
A representative sampling of selected input/output terminations must be tested. The test unit must continue to dwell without malfunction.

Program the test unit to cycle. Turn on the transient generator (output in accordance with item 5) and apply its output to the selected Field I/O input/output terminations. The test unit must continue to cycle without malfunction.

Reinstall protection and set a transient generator to provide low-repetition high-energy transients as follows:

Amplitude: 600 Volts (+/-5 percent), both positive and negative polarity.

Energy Discharge Source: Capacitor, oil-filled, 10 microfarads.

Repetition Rate: One discharge each 10 seconds.

Pulse Position: Random across 360 degrees of line cycle.

Program the test unit to dwell. Verify the input voltage is 120 VAC.

Discharge the oil-filled 10-microfarad capacitor ten times for each polarity across the AC voltage input. Repeat this test for at least two conditions of dwell. The test unit must continue to dwell without malfunction.

Program the test unit to cycle through normal operations. Discharge the capacitor ten times for each polarity while the test unit is cycling, during which time the test unit must continue to cycle without malfunction.

During the preceding transient tests, the test unit must continue its programmed functions.

The test unit must not skip normal program intervals/steps or portions thereof when in normal operation; place false inputs or produce false outputs while in dwell; disrupt normal sequences in any manner; or change parameters.

Nondestructive Transient Immunity:

Turn off the AC power input to the test unit from the variable-voltage power source.

Apply the following high-energy transient to the AC voltage input terminals of the test unit (no other power connected to terminals):

Amplitude: 1000 V, both positive and negative polarity.

Peak Power Discharge: Capacitor, oil-filled, 15 microfarads.
Maximum Repetition Rate: Applied to the Cabinet Assembly once every 2 seconds for a maximum of three applications for each polarity.

Upon completion of the foregoing, apply 120 VAC to the test unit and verify that the test unit goes through its prescribed startup sequence and cycles properly in accordance with the programmed functions. The first operation of the over-current protective device during this test is not considered a failure of the test unit.

NOTE—Test C through G follow the profile indicated in Figure 1 to demonstrate the ability of the test unit to function reliably under stated conditions of temperature, voltage, and humidity.

NOTES:
The rate of change in temperature must not exceed 18 degrees C per hour.
Humidity controls must be set in conformance with the humidity given in Table 1 during the temperature change between Test D and Test E.

If a change in both voltage and temperature are required for the next test, the voltage must be selected prior to the temperature change.

Test C—Low-Temperature Low-Voltage Tests

Definition of Test Conditions

Environmental Chamber Door: Closed.

Temperature: -37 degrees C.

Low Voltage: 100 VAC.

Humidity Control: Off.

Test Procedure: While at room temperature, adjust the input voltage to 100 VAC and verify that the test unit is still operable.

With the test unit cycling through normal operations, lower the test chamber to -37 degrees C at a rate not exceeding 18 degrees C per hour. Allow the test unit to cycle for a minimum of 5 hours at -37 degrees C with the humidity controls in the off position. Then operate the test switches as necessary to determine that all functions are operable.

Remove power from the test unit for a minimum period of 5 hours. Upon restoration of power, the test unit must go through its prescribed startup sequence and then resume cycling.

With the test unit at -37 degrees C and the input voltage at 100 VAC, evaluate the following items against the respective standards:

Power Interruption Tests

On satisfactory completion of this test, proceed with Test D.

Test D—Low-Temperature High-Voltage Tests

Definition of Test Conditions

Environmental Chamber Door: closed.

Low Temperature: -37 degrees C.

High Voltage: 135 VAC.

Humidity Controls: Off.
Test Procedure: While at -37 degrees C and with humidity controls off, adjust the input voltage to 135 VAC and allow the test unit to cycle for 1 hour. Then operate the test switches as necessary to determine that all functions are operable.

With the test unit at -37 degrees C and the input voltage at 135 VAC (humidity controls off), evaluate the following items against the respective standards:

Power Interruption Tests

On satisfactory completion of this test, proceed to Test E.

Test E—High-Temperature High-Voltage Tests

Definition of Test Conditions

Environmental Chamber Door: Closed.

High Temperature: +74 degrees C.

High Voltage: 135 VAC.

Humidity Controls: In accordance with the humidity given in Table 1.

Test Procedure—With the test unit cycling, raise the test chamber to +74 degrees C at a rate not to exceed 18 degrees C per hour. Verify the input voltage is 135 VAC.

Set the humidity controls to not exceed 95 percent relative humidity over the temperature range of +1.1 degrees C to +46 degrees C. When the temperature reaches +46 degrees C, readjust the humidity control to maintain constant absolute humidity; +42.7 degrees C wet bulb that results in the relative humidity shown in Table 1. Verify that the test unit continues to cycle satisfactory during the period of temperature increase and at established levels of relative humidity.

Allow the test unit to cycle for a minimum of 15 hours at +74 degrees C and 18 percent relative humidity. Then operate the test switches as necessary to determine that all functions are operable.

With the test unit at +74 degrees C and 18 percent relative humidity and the input voltage at 135 VAC, evaluate the following items against the respective standards:

Power Interruption Tests

On satisfactory completion of this test, proceed to Test F.
Test F—High-Temperature Low-Voltage Tests

Definition of Test Conditions

Environmental Chamber Door: Closed.

High Temperature: +74 degrees C.

Low Voltage: 100 VAC.

Humidity Controls: 18 percent relative humidity and +42.7 degrees C wet bulb.

Test Procedure: Adjust the input voltage to 100 VAC and proceed to operate the test switches to determine that all functions are operable. With the test unit at +74 degrees C and 18 percent relative humidity, +42.7 degrees C wet bulb, and the input voltage at 100 VAC, evaluate the following items against the respective standards:

Power Interruption Tests

On satisfactory completion of this test, proceed to Test G.

Test G—Test Termination

Program the test unit to cycle.

Adjust the input voltage to 120 VAC.

Set the controls on the environmental chamber to return to room temperature, +20 degrees C (+/-5 degrees C), with the humidity controls in the off position. The rate of temperature change must not exceed 18 degrees C per hour.

Verify the test unit continues to cycle through normal operations properly.

Allow the test unit to stabilize at room temperature for 1 hour. Proceed to operate the test switches to determine that all functions are operable.

Test H—Appraisal of Equipment under Test

A failure is defined as any occurrence that results in other than normal operation of the equipment. (See sub-section item b. below for details.) If a failure occurs, the test unit must be repaired or components replaced, and the test during which failure occurred must be restarted from its beginning.

The test unit is considered to have failed if any of the following occur:
If the test unit skips normal program intervals/steps or portions thereof when in normal operation, places false inputs, presents false outputs, exhibits disruption of normal sequence of operations, or produces changes in parameters beyond specified tolerances, or

If the test unit fails to satisfy the requirements of Tests A to G, inclusive.

An analysis of the failure must be performed and corrective action taken before the test unit is retested in accordance with this standard. The analysis must outline what action was taken to preclude additional failures during the tests.

When the number of failures exceeds two, it must be considered that the test unit fails to meet these standards. The test unit may be completely retested after analysis of the failure and necessary repairs have been made in accordance with item c.

Upon completion of the tests, visually inspect the test unit. If material changes are observed which will adversely affect the life of the test unit, the cause and conditions must be corrected before making further tests.

Upon satisfactory completion of all of the tests described, test the unit in accordance with Vibration Test.

Vibration Test.

Purpose of Test. This test is intended to duplicate vibrations encountered by the test unit (individual major components) when installed at its field location.

Fasten the test unit securely to the vibration test table prior to the start of the test.

Test Equipment Requirements.

Vibration table with adequate table surface area to permit placement of the test unit.

Vibration test consists of:

Vibration in each of three mutually perpendicular planes.

Adjustment of frequency of vibration over the range from 5 hertz to 30 hertz.

Adjustment of test table excursion (double amplitude displacement) to maintain a ‘g’ value, measured at the test table, of 0.5g; as determined by the following formula:

\[ g = 0.0511d f^2 \]
Where:

d = excursion in inches

f = frequency in hertz

Resonant Search

With the test unit securely fastened to the test table, set the test table for a double amplitude displacement of 0.015 inch.

Cycle the test table over a search range from 5 hertz to 30 hertz and back within a period of 12.5 minutes.

Conduct the resonant frequency search in each of the three mutually perpendicular planes.

Note and record the resonant frequency determined from each plane.

In the event of more than one resonant frequency in a given plane, record the most severe resonance.

If resonant frequencies appear equally severe, record each resonant frequency.

If no resonant frequency occurs for a given plane within the prescribed range, 30 hertz must be recorded.

Endurance Test

Vibrate the test unit in each plane at its resonant frequency for a period of 1 hour at amplitude resulting in 0.5g acceleration.

When more than one resonant frequency has been recorded, the test period of 1 hour must be divided equally between the resonant frequencies.

The total time of the endurance test must be limited to 3 hours, 1 hour in each of three mutually perpendicular planes.

Disposition of Equipment under Test

Examine the test unit to determine that no physical damage has resulted from the vibration tests.

Check the test unit to determine that it is functionally operable in all modes of its prescribed operation.

The test unit may be removed from the test table. Upon satisfactory completion of the vibration test, proceed with the shock (impact) test.
Shock (Impact) Test.

Purpose of Test. The purpose of this test is to determine that the test unit is capable of withstanding the shock (impact) to which it may reasonably be subjected during handling and transportation in the process of installation, repair, and replacement. It is to be noted that the test unit is not, at this time, in its shipping carton.

Fasten the test unit firmly to the specimen table. In each of its three planes the test, drop the unit from a calibrated height to result in a shock force of 10g.

Test Equipment Requirements.

Shock (impact) test fixture equivalent to that suggested by the simplified sketch shown in Figure 2.

The test table must have a surface area sufficient to accommodate the test unit.

Calibrate the test table and the items tested as indicated. This shock test defines the test shock to be 10g (+/-1g).

Measure calibration of the test equipment for these shock tests by three accelerometers having fixed shock settings of 9g, 10g, and 11g. They must be Inertia Switch Incorporated ST-355, or the equivalent. Attach these devices rigidly to the test table.

Calibration of the fixture for each item to be tested is as follows:

Place a dummy load weighing within 10 percent of the test unit on the table.

Reset the three accelerometers and drop the test table from a measured height.

Observe that the accelerometers indicate the following:

Activate the 9g accelerometer.

The 10g unit may or may not be actuated.

The 11g unit must not be actuated.
Repeat calibration test (a) and (b) adjusting the height of the drop until, on ten successive drops, the following occurs:

The 9g unit is actuated ten times.

The 10g unit is actuated between four to eight times.

The 11g unit is not actuated on any of the ten drops.

Test Procedure.

The calibration height of the drop for the particular item under test as determined in Test Equipment Requirements must be used in this procedure.

Secure the test unit to the test table surface so that the test unit rests on one of its three mutually perpendicular planes.

Raise the test table to the calibrated height.

Release the test table from the calibrated height, allowing a free fall into the box of energy absorbing material below.
Repeat the drop test for each of the remaining two mutually perpendicular planes, using the same calibrated height for each drop test of the same test unit.

The observations of the accelerometer for the three tests of the test item are:

The 9g unit is actuated for all three tests. (Repeat the calibration if the unit is not actuated.)

The 10g unit may or may not be actuated in these tests.

The 11g unit is not actuated on any drop. (If the unit is actuated, repeat the calibration only if the test unit has suffered damage.)

Disposition of Test Unit.

Check the test unit for any physical damage resulting from the drop tests.

Check the test unit to determine that it is functionally operable in all modes of its prescribed operation.

Satisfactory completion of all environmental tests, including the shock (impact) is required.

Power Interruption Test Procedures. Conduct the following power interruption tests at low input voltage (100 VAC) and high input voltage (135 VAC) at -37 degrees C, and +74 degrees C.

Short Power Interruption. While the Test Unit is cycling through normal operations, remove the input voltage for a period of 475 milliseconds. Upon restoration of the input voltage, check to insure that the Test Unit continues normal operation as though no power interruption has occurred. Repeat this test three times.

Voltage Variation. All circuits of the Test Unit must be subjected to slowly varying line voltage during which the Test Unit must be subjected to line voltage that is slowly lowered from a nominal 120 VAC line voltage to 0 VAC at a rate of not greater than 2 Volts per second. The line voltage must then be slowly raised to 100 VAC at which point the Test Unit must resume normal operation without operator intervention. Perform this test at both -37 degrees C and +74 degrees C, at a nominal 120 VAC line voltage. Repeat this test three times.

Rapid Power Interruption. Subject the Test Unit to rapid power interruption testing of the form that the power is off for 350 milliseconds and on for 650 milliseconds for a period of 2 minutes. Perform power interruption through electromechanical contacts of an appropriate size for the load. During this testing, the controller must function normally and continue normal
sequencing (operation) at the conclusion of the test. This test must be performed at both -37 degrees C and +74 degrees C, at a nominal 120 VAC line voltage. Repeat this test three times.

Type 2070 Controller Unit.

2070.37 General.

Module Descriptions. The Controller Unit is composed of the Type 2070 Unit CHASSIS, along with other modules and assemblies. The following is a list of Type 2070 versions, their interface rolls and composition:

Unit Configuration. The Type 2070 Controller Unit Version defines the module composition to be delivered as follows:

<table>
<thead>
<tr>
<th>ASSOCIATED DEVICES</th>
<th>L</th>
<th>LS</th>
<th>LC</th>
<th>LCS</th>
<th>N1B</th>
<th>N2</th>
<th>N1C</th>
<th>N2C</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 Type 2070-1B CPU Module</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2 Type 2070-1C CPU Module</td>
<td></td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3 Type 2070-2A Field I/O Module</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 Type 2070-2B Field I/O Module</td>
<td></td>
<td></td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5 Type 2070-3 Front Panel Assy.</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>6 Type 2070-4A Power Supply</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7 Type 2070-4AN Power Supply</td>
<td></td>
<td></td>
<td>1</td>
<td>1</td>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8 Type 2070-8 NEMA Base</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>9 Type 2070-2N Field I/O Module</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>10 Type 2070-7 Comm. Module</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

2070 L is a basic configuration currently using the 1B and CPU Module.

2070 LS is the basic L version that replaces the 2A FIO with a 2B communication interface to drive the serial cabinet.

2070 LC and LCS are the same units using the 1C CPU Module.

2070N versions include 1B and 1C CPU Modules. The 2N Field I/O module is designed to replace the 2070-8 NEMA Base and use the TS2 serial interface.
The communications and option modules/assemblies must be called out separately from the unit version. The composition weight must not exceed 25 pounds.

2070.38 Metalwork. The CHASSIS Top and Bottom, Internal Structure Supports, Back Plane Mounting Surface, Module Plates, Power Supply Enclosure, and Front Panel must be made of 63 gauge minimum aluminum sheet. The CHASSIS Side panels must be 80 gauge minimum sheet.

2070.39 Power Fail and Power Restoration Operation. It is noted that the Power Failure Power Restoration operations of this unit are specific to the requirements of the user. All associated modules are to comply to said operations.

Power Limitations. 2070 UNIT module / assembly power limitations are as follows:

<table>
<thead>
<tr>
<th>Types</th>
<th>+5VDC</th>
<th>+12VDC ISO</th>
<th>+12VDC ser</th>
<th>-12VDC ser</th>
<th>VDC</th>
</tr>
</thead>
<tbody>
<tr>
<td>2070-1B CPU</td>
<td>1.0 amperes</td>
<td>250mA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2070-1C CPU</td>
<td>2.0 amperes</td>
<td>250mA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2070-2A FI/O</td>
<td>250 mA</td>
<td>750 mA</td>
<td>-----</td>
<td>-----</td>
<td></td>
</tr>
<tr>
<td>2070-2B FI/O</td>
<td>250 mA</td>
<td>500 mA</td>
<td>-----</td>
<td>-----</td>
<td></td>
</tr>
<tr>
<td>2070-3A&amp;B FPA</td>
<td>500 mA</td>
<td>-----</td>
<td>50 mA</td>
<td>50 mA</td>
<td></td>
</tr>
<tr>
<td>2070-3C FPA</td>
<td>500 mA</td>
<td>-----</td>
<td>50 mA</td>
<td>50 mA</td>
<td></td>
</tr>
<tr>
<td>2070-6 All Comm.</td>
<td>500 mA</td>
<td>-----</td>
<td>200 mA</td>
<td>200 mA</td>
<td></td>
</tr>
<tr>
<td>2070-7 All Comm.</td>
<td>250 mA</td>
<td>-----</td>
<td>50 mA</td>
<td>50 mA</td>
<td></td>
</tr>
</tbody>
</table>

Model 2070-6 and Others shall not exceed 6 Watts Max usage.

2070.40 EIA-485 Communications Circuitry. All circuitry associated with the EIA-485 Communications links must be capable of reliably passing a minimum of 1.0 megabits per second. Isolation circuitry must be by opto- or capacitive-coupled isolation technologies.

EIA-485 Line Drivers/Receivers. Through hole EIA-485 Line Drivers/Receivers, when used, must be socket mounted. Surface mounted drivers/receiver must be acceptable. EIA-485 Line Drivers/Receivers must not draw more than 35 mA in active state and 20 mA in inactive state per
channel. A 100-Ohm Termination Resistor must be provided across each Differential Line Receiver Input. The Motherboard’s control signals (e.g., SP1-RS2) must be active, or asserted, when the positive terminal (e.g., SP1-RS2+) is a lower voltage than its corresponding negative terminal (e.g., SP1-RS2-). A control signal is inactive when its positive terminal voltage is higher than its negative terminal. Receive and transmit data signals must be read as a "1" when the positive terminal's (e.g., SP1-TXD+) voltage is higher than its corresponding negative terminal (e.g., SP1-TXD-). A data value is "0" when its positive terminal's (e.g., SP1-TXD+) voltage is lower than its negative terminal (e.g., SP1-TXD-).

2070.41 SDLC. SP5 and SP3 SDLC frame address assignments (Command/Response) are as follows:

<table>
<thead>
<tr>
<th></th>
<th>SP5</th>
<th>SP3</th>
</tr>
</thead>
<tbody>
<tr>
<td>CPU 2070-1</td>
<td>=</td>
<td>&quot;19&quot;</td>
</tr>
<tr>
<td>FI/O 2070-2A &amp; 8</td>
<td>=</td>
<td>&quot;20&quot;</td>
</tr>
<tr>
<td>CPU Broadcast to all</td>
<td>=</td>
<td>&quot;255&quot;</td>
</tr>
</tbody>
</table>

All other addresses are reserved by this standard. The SDLC response frame address must be the same address as the Command frame it receives.

2070.42 Type 2070-1B CPU Module.

Type 2070-1B Configuration. The TYPE 2070-1B CPU must be a single board module meeting the 2X WIDE board requirements. The module must be furnished normally resident in MOTHERBOARD Slot A5. The module must meet all the requirements listed under this section and Details except for the following:

A Dual SCC Device (asynch/synch) and associated circuitry must be furnished to provide two additional system serial ports. The Dual SCC1 must be assigned to the System Serial Port SP1 meeting all requirements called out for SP1. The Dual SCC2 must be assigned as System Serial Port SP8. The SP8 and associated circuitry must interface with the MC68360 address and data structure and serially be connected to the external world via the DB 25 Pin C13S Connector located on the module front panel. The SP8 must meet all SP2 Port requirements including EIA 485 Drivers / receivers and synchronous data rate of 614.4 kilobits per second.

The 68360 SCC1 must be reassigned to ETHERNET (ENET) Network meeting ETHERNET 10 MBPS IEEE 802.3 (TP) 10 BASE T Standard Requirements, both hardware and software. The four network lines must be used to route ETHERNET across the MOTHERBOARD to the “A” Connectors. DC Grounding plane around the network connectors and lines to
be provided. Network Lines must be assigned as: Network 1 = ENET TX+, Network 2 = ENET TX-, Network 3= ENET RX+, and Network 4 = ENET RX-. In addition, the conditioned ETHERNET must be brought out on RJ 45 C14S Connector mounted on the CPU-1B Front Panel. Four LEDs labeled “TX, RX, TX Collision and TX Status” must be mounted on the front panel signifying ETHERNET operational conditions.

The 2070-1B CPU must not draw more than 1.00 Amperes of +5VDC and 250 mA of ISO+12 VDC.

Main Controller Board (MCB)

CONTROLLER Device must be a Motorola MC68360 or equal, clocked at 24.576 MHz minimum. The Fast IRQ Service System is reserved for DEPARTMENT use only. The Interrupts must be configured as follows:

Level 7 - VMEbus IRQ7
Level 6 - VMEbus IRQ6       ACFAIL
Level 5 - VMEbus IRQ5       CPU Module Counters / Timers, LINESYNC (auto vectored), Serial Interface Interrupts
Level 4 - VMEbus IRQ4
Level 3 - VMEbus IRQ3
Level 2 - VMEbus IRQ2
Level 1 - VMEbus IRQ1

Memory Address Organization.

8000 0000 - 80FF FFFF       STANDARD
9000 0000 - 9000 FFFF       SHORT

16 megabytes of contiguous address space for each specified memory (DRAM, SRAM and FLASH) allocated on an even boundary. The SRAM and FLASH memories must be accessed through the OS-9 Operating System's File Manager, or approved equivalent. The address of each memory block must be specified by the manufacturer and provided with the documentation.

When the incoming +5 VDC falls below its operating level, the SRAM must drop to its standby state; and the SRAM and TOD Clock shift to the +5 VDC Standby Power. An on-board circuit will sense the +5 VDC Standby Power and shift to an On-board CPU Power Source. When the incoming +5 VDC
rises to within its operating level, the appropriate MCB Circuitry will shift from standby power to incoming +5 VDC.

RAM Memory. Provide a minimum of 8 megabytes of DRAM Memory, organized in 32-bit words. A minimum of 1 megabyte of SRAM is required, of which 512 KiloBytes minimum must be available for Department use as a RAM drive (R0). The time from the presentation of valid RAM address, select lines, and data lines to the RAM device to the acceptance of data by the RAM device must not exceed 80 nanoseconds and be less as required to fulfill zero wait state RAM device write access under all operational conditions.

FLASH Memory. Provide a minimum of 8 MB of FLASH memory, organized in 16- or 32- bit words. The MCB must be equipped with all necessary circuitry for writing to the FLASH memory under program control. No more than 2 MB of FLASH Memory to be used for the Boot Image (List) and a minimum of 6 MB be available for DEPARTMENT use. The 2 MB of FLASH Memory must be reserved for the Boot Image only. Flash memory must have a minimum rated capacity of 100,000 read/write cycles and be industrial grade or better.

Time-of-Day Clock. Provide a software settable hardware Time-of-Day (TOD) clock. It must maintain an accuracy of +/-1 minute per 30 days at 25 degrees C (77 degrees F) under on-board standby power. The clock must be aligned to a minimum fractional second resolution of 10 milliseconds and track seconds, minutes, hours, day of month, month, and year.

CPU Reset. Provide a software-driven CPU RESET signal (Active LOW) to reset other controller systems. The signal output must be driver capable of sinking 30 mA at 30 VDC. Execution of the program module “CPURESET” in the boot image must assert the CPU RESET signal once.

CPU Activity Indicator. Provide an open-collector output, capable of sinking 30 mA at 30 VDC, to drive the Front Panel Assembly CPU Activity LED INDICATOR.

Tick Timer. The OS-9 Operating System TICK Timer must be derived from each transition of LINESYNC with a tick rate of 120 ticks per second.

SRAM and TOD Holdup. The SRAM and TOD Clock Circuitry, under Standby mode, must draw no more than 8 microamperes at 2.5 VDC and 35 degrees C. Supply an On-board Capacitor to hold up SRAM and TOD or a minimum of 7 days.

Transition Board. Provide a TRANSITION Board (TB) to transfer serial communication and control signals between the MCB and the Interface Master-board. Said signal and communication lines must be driven/received off and on the module compliant to EIA- 485. The Transition Board must
provide a 1 KiloOhm pull-up resistor for the A2 & A3 installed lines. If the DC Ground is not present (slot not occupied) at the CPU EIA-485 line drivers/receivers, the drivers/receivers must be disabled (inactive).

Shielded Interface Harness. Provide a SHIELDED INTERFACE HARNESS that includes MCB and Transition Board connectors with strain relief, lock latch, mating connectors, and harness conductors. A minimum of 25 mm of slack must be provided. No power to be routed through the harness. The harness must be 100% covered by an aluminum mylar foil and an extruded black 0.8 mm PVC jacket or equal.

DataKey. Provide a DATAKEY Keyceptacle™ (KC4210, KC4210PCB or equal) mounted on the CPU module front panel (or the Transition Board of Type 1A). Power must not be applied to the receptacle if the key is not present.

The Manufacturer must supply a 2-megabyte Memory Size Datakey (SFK2Mb or equal) with each MODEL 1A TB (Transition Board) or 1B CPU module unless specified otherwise. The Datakey must be temperature rated for –40 to +80 degrees C operation, be black in color, and be initialized to the format and default values defined below.

When programmed, the memory on the key of header version 1 must be organized as follows:

<table>
<thead>
<tr>
<th>Bytes</th>
<th>Description</th>
<th>Default Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>1-2</td>
<td>16 bit Frame Check Sequence (FCS) calculated as defined in clause 4.6.2 of ISO/IEC 3309. This FCS is calculated across bytes 3-64.</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Key Type</td>
<td>See table below</td>
</tr>
<tr>
<td>4</td>
<td>Header Version</td>
<td>1</td>
</tr>
<tr>
<td>5-8</td>
<td>Latitude</td>
<td>0.0</td>
</tr>
<tr>
<td>9-12</td>
<td>Longitude</td>
<td>0.0</td>
</tr>
<tr>
<td>13-14</td>
<td>Controller ID</td>
<td>0xFFFF</td>
</tr>
<tr>
<td>15-16</td>
<td>Communication drop number</td>
<td>0xFFFF</td>
</tr>
<tr>
<td>17-20</td>
<td>IP Address</td>
<td>10.20.70.51</td>
</tr>
</tbody>
</table>
Bytes | Description | Default Values
--- | --- | ---
21-24 | Subnet Mask | 255.255.255.0
25-28 | Default Gateway | 10.20.70.254
29 | Startup Override | 0xFF
30-64 | Reserved for Department use | All bytes set to 0xFF
65 to End | User Data | All bytes set to 0xFF

When programmed, Byte 3 of the header must contain the Key Type value as defined in the following table:

<table>
<thead>
<tr>
<th>Key Type</th>
<th>Model No.</th>
<th>Memory Size</th>
<th>Sector Size</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>DK1000</td>
<td>1 KiloByte</td>
<td>1 Byte</td>
</tr>
<tr>
<td>2</td>
<td>LCK16000</td>
<td>16 KiloBytes</td>
<td>1 Byte</td>
</tr>
<tr>
<td>3</td>
<td>SFK2Mb</td>
<td>2 megabytes</td>
<td>64 KiloBytes</td>
</tr>
<tr>
<td>4</td>
<td>TBD</td>
<td>4 megabytes</td>
<td>64 KiloBytes</td>
</tr>
<tr>
<td>5</td>
<td>TBD</td>
<td>8 megabytes</td>
<td>64 KiloBytes</td>
</tr>
</tbody>
</table>

The data format in the CPU Datakey header for the Latitude and Longitude fields must comply with IEEE/ANSI 754-1985 STD. All the other fields follow a Big Endian Format as implemented by Motorola CPUs.

The Startup Override byte may be used to override the default controller startup procedure.

CPU Module Software. The following must be supplied:

Operating System
Drivers andDescriptors
Application Kernel
Deliverables
Error Handler
Operating System. The CPU Module must be supplied with Radisys/Microware OS-9 Version 3.2, or later, with kernel edition #372 or later. The following modules must be included:

Embedded OS-9 Real Time Kernel

Sequential Character File Manager (SCF)

Stacked Protocol File Manager (SPF)

Pipe File Manager (PIPEMAN)

Random Block File Manager (RBF)

C Shared Library (CSL)

Boot Image must include the following utility modules:

<table>
<thead>
<tr>
<th>Break</th>
<th>Date</th>
<th>Deiniz</th>
<th>Devs</th>
<th>Free</th>
<th>Copy</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dir</td>
<td>Tmode</td>
<td>Edt</td>
<td>List</td>
<td>Load</td>
<td>Deldir</td>
</tr>
<tr>
<td>Dump</td>
<td>Del</td>
<td>Ident</td>
<td>Iniz</td>
<td>Irgs</td>
<td>Events</td>
</tr>
<tr>
<td>Echo</td>
<td>Format</td>
<td>Dcheck</td>
<td>Login</td>
<td>Link</td>
<td>Kermit</td>
</tr>
<tr>
<td>Tsmon</td>
<td>Mdir</td>
<td>Mfree</td>
<td>Pd</td>
<td>Makdir</td>
<td>Save</td>
</tr>
<tr>
<td>Attr</td>
<td>Rename</td>
<td>Procs</td>
<td>Unlink</td>
<td>Sleep</td>
<td>Xmode</td>
</tr>
<tr>
<td>Shell</td>
<td>Build</td>
<td>Setime</td>
<td>Merge</td>
<td>grep</td>
<td></td>
</tr>
</tbody>
</table>

Drivers and Descriptors.

Supplied modules must be re-entrant, address independent, and not contain self-modifying code.

Device drivers which require extensions to the standard OS-9 libraries must use the _os_getstat() and _os_setstat() functions.

#define SS_2070 0x2070

error_code _os_getstat(path_id path, SS_2070, PB2070 *pb);

error_code _os_setstat(path_id path, SS_2070, PB2070 *pb);
typedef struct
{
    u_int32 code;
    u_int32 param1;
    union
    {
        u_int32 param;
        void    *pointer;
    } param2;
} PB2070, *pb;

The following subcodes for use with PB2070.code are also defined:

#define GS2070_Status 0x1C
#define SS2070_SSig 0x1A
#define SS2070_IFC 0x22
#define SS2070_OFC 0x23
#define SS2070_Timer_Sig 0x1000
#define SS2070_Timer_Cyc 0x1001
#define SS2070_Timer_Start 0x1002
#define SS2070_Timer_Stop 0x1003
#define SS2070_Timer_Reset 0x1004

Note: When PB2070.param2 pointer is used, PB2070.param1 to be loaded with the size of what PB2070.param2 pointer is referencing. When calling _os_getstat() or _os_setstat(), all reserved or unused parameters and fields in PB2070 to be loaded with 0 (zero).

Drivers must be provided to access the FLASH, SRAM, and DRAM memories. The following descriptors must apply:
A driver to handle each of the four internal timers under the OS-9 Kernel must be provided. Provide access to the MC68360 internal timers through the following device descriptors:

Descriptor names for each timer:

- **timer1** = access to MC68360's internal timer #1
- **timer2** = access to MC68360's internal timer #2
- **timer3** = access to MC68360's internal timer #3
- **timer4** = access to MC68360's internal timer #4
- **timer12** = access to MC68360's internal timer #1 & #2 (cascaded)
- **timer34** = access to MC68360's internal timer #3 & #4 (cascaded)

Timer Standard OS-9 Function Calls:

```c
error_code _os_open (char *timer_desc_name, path_id *path);
error_code _os_read (path_id path, void *timer_value, u_int32 *size);
```

Note: Prior to calling _os_read(), size must be loaded with the value 4 and timer value must be pointed to a u_int32. _os_read() must read the current timer value and load it into timer_value as $\mu$S x 100.

```c
error_code _os_close (path_id path);
```

Timer Extension to Standard OS-9 Function Calls:

```c
error_code _os_setstat(path_id path, SS_2070, PB2070 *pb);
```
The timer drivers must support the following modes using the SS_2070_os_setstat() option code and a custom parameter block structure:

Send signal after specified time interval. Sets timer to zero and schedules individual one-shot signal.

\[
\text{pb} \rightarrow \text{code} = \text{SS2070\_Timer\_Sig (0x1000); /* request for one-shot signal */}
\]

\[
\text{pb.param1} = \text{signal}; /* signal code to send (0 = do not send a signal and cancel any pending signals) */
\]

\[
\text{pb.param2.param} = \text{period; /* timer period in microseconds x 100 */}
\]

Send recurring periodic signal. Sets timer to zero and schedules repeating periodic signal.

\[
\text{pb} \rightarrow \text{code} = \text{SS2070\_Timer\_Cyc (0x1001); /* request for periodic signal */}
\]

\[
\text{pb.param1} = \text{signal}; /* signal code to send (0 = do not send a signal and cancel any pending signals) */
\]

\[
\text{pb.param2.param} = \text{period; /* timer period in microseconds x 100 */}
\]

Start timer. Start the timer if stopped. Timer will free run in a periodic mode, starting at the current timer value as its initial value and timer's maximum allowable time as its timer period (6.5535 seconds for timers 1-4 and 429496.7295 seconds for timers 12 and 34). Timer will not send a signal and any pending signals will be cancelled. Timer mode will be SS2070\_Timer\_Start. \text{pb.code} = \text{SS2070\_Timer\_Start (0x1002); /* start timer if stopped */}

Stop timer. Leaves current value in timer. Cancels any pending signals.

\[
\text{pb} \rightarrow \text{code} = \text{SS2070\_Timer\_Stop (0x1003); /* stop timer if running */}
\]

Reset timer. Stops timer if running, resets timer value to zero, and cancels any pending signals.

\[
\text{pb} \rightarrow \text{code} = \text{SS2070\_Timer\_Reset (0x1004); /* reset timer (stop and zero) */}
\]

Timer Extension to Standard OS-9 Function Calls:

\[
\text{error\_code\_os\_getstat(path\_id path, SS\_2070, PB2070 \*pb)}
\]
The timer driver will support the following function using the SS_2070_os_getstat() option code and custom parameter block structure:

Retrieve current timer configuration.

```c
typedef struct
{
    u_int32 value;
    u_int32 mode;
    u_int32 signal;
    u_int32 period;
} Timer_status;
```

```c
pb->code = GS2070_Status (0x1C) /* Request timer status data */
```

```c
pb->param1 = sizeof(Timer_status)
```

```c
pb->param2.pointer = Timer_status
```

Status data must be returned in the structure pointed to by `pb->param2.pointer` as follows:

```c
pb->param2.pointer->value /* current timer value in µS x 100 */
```

```c
pb->param2.pointer->mode /* SS2070_Timer_Sig if one-shot signal pending,
SS2070_Timer_Cyc if periodic signal pending,
SS2070_Timer_Start if free running,
SS2070_Timer_Stop if not active */
```

```c
pb->param2.pointer->signal /* signal code pending if
```
SS2070_Timer_Sig or
SS2070_Timer_Cyc, 0 otherwise */

pb->param2.pointer->period        /* timer period in microseconds x 100 if
SS2070_Timer_Sig or
SS2070_Timer_Cyc, 0 otherwise */

All timer periods are specified in units of hundreds of microseconds, i.e. a
timer period of 7 = 700 microseconds. The minimum allowed timer period
must be 500 microseconds. The maximum timer period for timers 1-4 must
be 6.5535 seconds (0xFFFF). The maximum timer period for timer12 and
timer34 must be 429496.7295 seconds (0xFFFFFFFF). The driver must
return error E$Param from _os_setstat() if the requested timer period is
outside the allowable range.

Access and control to the CPU Datakey must be provided through the
following descriptor name and OS-9 functions:

**Descriptor Name**

datakey = access to the CPU Datakey

**Function Calls**

error_code _os_open (char *datakey_desc_name, path_id *path);

error_code _os_close (path_id path);

error_code _os_read (path_id path, void *data_buffer, u_int32 *data_size);

error_code _os_write (path_id path, void *control, u_int32 *data_size);

error_code _os_seek(path_id path,u_int32 position);  sets read / write offset

error_code = _os_ss_erase(path_id path, u_int32 num_sec_erase); /*erases
sector(s) if pointer is on a block boundary, returns E$PARAM error if not on a
boundary */

error_code = _os_gs_pos(path_id path,u_int32 *position); /* gets current file
pointer position */
error_code = _os_gs_size(path_id path, u_int32 *size); /* gets current datakey size */

Error Codes Returned by Function Calls

E$NotRdy if datakey is not inserted

E$Seek if Offset plus *data_size is beyond end of CPU Datakey.

E$EOF if upon read or write, the last byte of CPU Datakey has previously been processed."

Note: Use of SCF to implement the Datakey driver is not allowed.

The asynchronous serial communications device drivers must support the six flow control modes (FCM#) described below:

FCM# Description

(0) No Flow Control Mode: The driver transmits data regardless of the state of CTS. Upon a write command, the driver asserts RTS, and de-asserts RTS when data transmission is completed. This is the default mode. When user programs issue the first RTS related command, the driver switches to Manual Flow Control Mode (FCM# 1).

(1) Manual Flow Control Mode: The driver transmits data regardless of the state of CTS. The user program has absolute control of the RTS state. The driver doesn't automatically assert or de-assert RTS.

(2) Auto-CTS Flow Control Mode: The driver transmits data only when CTS is externally asserted. The user program has absolute control of the RTS state. The driver doesn't automatically assert or de-assert RTS.

(3) Auto-RTS Flow Control Mode: The driver transmits data regardless of the state of CTS. Upon a write command, the driver asserts RTS, and de-asserts RTS when data transmission is completed and any configured RTS extension is elapsed. If the user program asserts RTS, then RTS remains on until the user program de-asserts RTS. If the user program de-asserts RTS before the transmission buffer is empty, the driver holds RTS on until the transmission buffer is empty and any configured RTS extension is elapsed.

(4) Fully Automatic Flow Control Mode: The driver transmits data only when CTS is externally asserted. Upon a write command, the driver asserts RTS and waits for CTS, starts data transmission when CTS is asserted, and de-asserts RTS when data transmission is completed and any configured RTS extension is elapsed. If user program asserts RTS, then RTS remains on until the user program de-asserts RTS. If the user program de-asserts RTS
before the transmission buffer is empty, the driver holds RTS on until the transmission buffer is empty and any configured RTS extension is elapsed.

(5) Dynamic Flow Control Mode: The driver transmits data only when CTS is externally asserted. The driver controls RTS based on the status of its receiving buffer. The driver asserts RTS continuously as long as its receiving buffer has sufficient capacity to store incoming data. If the receiving buffer approaches full, the driver de-asserts RTS until enough data has been read from the buffer to create sufficient receive capacity.

The serial device driver must be able to set user options via _os_setstat() and return status via _os_getstat(). To support legacy application programs, the device driver must also be able to set user options via _os_ss_size() and to return status via _os_gs_size():

```c
error_code_os_setstat(path_id path, SS_2070, void *pb);
error_code_os_getstat(path_id path, SS_2070, void *pb);
error_code_os_ss_size(path_id path, u_int32 size);
error_code_os_gs_size(path_id path, u_int32 *size);
```

Note: The preferred method of accessing serial device drivers is through _os_setstat() and _os_getstat(). The _os_ss_size() and _os_gs_size() interface may not be required by future versions of this Item and is therefore not recommended for new development.

The option subcodes to be passed in pb→code and the data to be contained in pb→param1 are defined as follows. pb→param2 is unused here and should be set to 0 (zero). For _os_ss_size() and _os_gs_size(), the size argument is the same format as pb→param1.

The supported _os_setstat() / _os_ss_size() options must be as follows.

Subcode passed in pb→code is SS2070_OFC (0x23).

Data passed in pb→param1 is defined as follows:

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>Auto RTS turn-off extension in number of characters (range:0-255, 0=default).</td>
</tr>
<tr>
<td>23-14</td>
<td>Reserved for future use.</td>
</tr>
<tr>
<td>Bits</td>
<td>Description</td>
</tr>
<tr>
<td>------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>13</td>
<td>Inhibit return of error E$Write from _os_write() when transmit buffer full in FCM# 2, 4, 5 (default=0, 0=error, 1=block)</td>
</tr>
<tr>
<td>12</td>
<td>Inhibit variable SCC MRBLR (default =0; 0=NO; 1=inhibit).</td>
</tr>
<tr>
<td>11</td>
<td>Inhibit SCC TODR (default=0; 0=NO; 1=inhibit).</td>
</tr>
<tr>
<td>10-8</td>
<td>Flow Control Mode Number (FCM#) (range:0-5).</td>
</tr>
<tr>
<td>7-0</td>
<td>Subcode SS2070_OFC (0x23).</td>
</tr>
</tbody>
</table>

**Variable MRBLR (68360 SCC)**

To reduce the IRQ handler overhead, the 68360 SCC driver must use variable MRBLR as follows. If SS2070_OFC bit 12 is set to 1, the MRBLR must be fixed at 16 for all baud rates. Variable MRBLR is not required for SP1 or SP8 on the 2070-1B CPU Module.

<table>
<thead>
<tr>
<th>Baud Rate</th>
<th>MRBLR Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>1200</td>
<td>1</td>
</tr>
<tr>
<td>2400</td>
<td>2</td>
</tr>
<tr>
<td>4800</td>
<td>4</td>
</tr>
<tr>
<td>9600</td>
<td>8</td>
</tr>
<tr>
<td>19200 &amp; Higher</td>
<td>16</td>
</tr>
</tbody>
</table>

**TODR (68360 SCC only)**

TODR requests processing a new TX buffer immediately. To reduce impact on other serial channel operations, SS2070_OFC bit 11 may be set to 1 to prevent assertion of TODR. TODR is not required for SP1 or SP8 on the 2070-1B CPU Module.

Subcode passed in `pb→code` is SS2070_IFC (0x22).

Data passed in `pb→param1` is defined as follows:
Subcode passed in pb→code is SS2070_SSig (0x1A).

If CTS is currently negated and bits 16 – 31 are not all 0:

Setting the SS2070_SSig parameter block bit 11 (send when CTS is asserted) will cause the controller to send a one-shot signal as soon as CTS is asserted.

Setting the SS2070_SSig parameter block bit 12 (send when CTS is negated) will cause the controller to send a one-shot signal immediately.

If CTS is currently asserted and bits 16 – 31 are not all 0:

Setting the SS2070_SSig parameter block bit 11 (send when CTS is asserted) will cause the controller to send a one-shot signal immediately.

Setting the SS2070_SSig parameter block bit 12 (send when CTS is negated) will cause the controller to send a signal one-shot as soon as CTS is negated.

If both bits 11 and 12 of the SS2070_SSig parameter block are set, and bits 16 – 31 are not all 0:

The controller will send a one-shot signal upon the next change of CTS state.

Data passed in pb→param1 is defined as follows:

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>A signal number to be sent to calling process when the state of an input changes.</td>
</tr>
<tr>
<td>15-13</td>
<td>Reserved for Future Use.</td>
</tr>
<tr>
<td>12</td>
<td>Send signal when CTS is de-asserted.</td>
</tr>
</tbody>
</table>
Item 2070
Page -49-

FOR PROJECTS INITIATED
AFTER MAY 1, 2016
REVISION 1

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>Send signal when CTS is asserted.</td>
</tr>
<tr>
<td>10-8</td>
<td>Reserved for Future Use.</td>
</tr>
<tr>
<td>7-0</td>
<td>Subcode = SS2070_SSig (0x1A).</td>
</tr>
</tbody>
</table>

The supported _os_getstat() / _os_gs_size() options must be as follows.

Subcode passed in pb->code is GS2070_Status (0x1C).

Data returned in pb->param1 is defined as follows:

<table>
<thead>
<tr>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Current unfilled transmit buffer character count of the serial device driver.</td>
</tr>
<tr>
<td>15-11</td>
<td>Reserved for Future Use.</td>
</tr>
<tr>
<td>10-8</td>
<td>Current Flow Control Mode Number (FCM#).</td>
</tr>
<tr>
<td>7</td>
<td>Reserved for Future Use.</td>
</tr>
<tr>
<td>6</td>
<td>Overrun error –0=no error; 1=error has occur since last GS2070_Status call.</td>
</tr>
<tr>
<td>5</td>
<td>Frame error –0=no error; 1=error has occur since last GS2070_Status call.</td>
</tr>
<tr>
<td>4</td>
<td>Parity error –0=no error; 1=error has occur since last GS2070_Status call.</td>
</tr>
<tr>
<td>3-2</td>
<td>Reserved for Future Use.</td>
</tr>
<tr>
<td>1</td>
<td>DCD state –0=de-asserted; 1=asserted.</td>
</tr>
<tr>
<td>0</td>
<td>CTS state –0=de-asserted; 1=asserted.</td>
</tr>
</tbody>
</table>

Device drivers compliant with the OS-9 SCFMAN must be provided for CPU Activity LED Indicator and Day Light Savings time correction features. The descriptor names must be as follows:

ledd = access to CPU Activity LED Indicator
dstclock = access to Daylight Savings Time Clock correction

The standard OS-9 SCFMAN library calls and their functions are as follows:

error_code _os_open (char *desc_name, path_id *path); //open descriptor for command

error_code _os_close (path_id path); //close descriptor

error_code _os_write (path_id path, void *value, u_int32 *data_size); //set value of function

*value = 1, turn on LED or enable DST correction (default)

*value = 0, turn off LED or disable DST correction

set u_int32*data_size to 1

error_code _os_read (path_id path, void *value, u_int32 *data_size ); //get current state

set u_int32*data_size to 1

The Manufacturer must provide the following features to support the TOD operation and synchronization.

Leap Year and Daylight Savings Time (DST) Adjustments - The OS-9 System clock / calendar must automatically be adjusted to account for DST and leap years.

Setting Hardware Clock from OS-9 System Clock – Provide a device driver compatible with the OS-9 SCFMAN to allow the hardware TOD clock/calendar to be updated from the OS-9 system clock under application control. The descriptor name must be “ClockUpdate.” Opening the descriptor will cause the driver to synchronize the clock to a minimum of 10 milliseconds resolution. The driver must compensate for any time elapsed during the process of updating the hardware clock.

Setting OS-9 System Clock from Hardware Clock - At system power up, the OS-9 system TOD clock/calendar must automatically be updated from the hardware TOD clock. The clocks must be synchronized to a minimum of 10 milliseconds resolution.

The FLASH drive must be protected from corruption. It must be protected using the Write Protect (WP) bit of the Base Register. This bit must be set except when explicitly writing to flash. When writing to the FLASH drive the current sector of FLASH being written must first be backed up in SRAM. The backup sector copy must be invalidated when FLASH write operation is
completed. In case of power failure, the FLASH driver must detect the presence of the valid backup sector copy in SRAM and read sector data from the valid backup sector copy. A user write operation must restore the valid backup sector copy first. Execution of the program module, “FLRESTORE,” in the Boot Image must also restore the valid backup sector copy to FLASH drive after a specified delay. “FLRESTORE” must accept a delay parameter in seconds ranging from 0 to 600 seconds. The default delay factor is 30 seconds. No more that 150 KB of SRAM to be dedicated to this purpose.

Warning: Power loss or other interruption while writing to the FLASH drive may cause FLASH drive file and/or disk corruption. It is therefore strongly recommended that the FLASH drive be used to hold controller applications only.

MODEL 2070-1B CPU modules shall include the following set of standard OS-9 networking modules in the operating system boot image, sufficient to support network configuration, startup, and ftp and telnet servers:

spip, ip0, sptcp, tcp0 spudp, udp0, spraw, raw0, spenet, enet, netdb (dns version), ipstart, ifconfig, route, ndbmod, ftpd, ftpdc, telnertd, telnetsdc, pkman, pkdrvr, pk, pks, ping, dhcp.

The boot image shall include a default inetdb module with a module revision of zero. It shall contain the following entries only.

Hosts

localhost 127.0.0.1 me

Protocols

ip 0 IP
icmp 1 ICMP
igmp 2 IGMP
tcp 6 TCP
udp 17 UDP

Services

ndp 13312/tcp ndpd
npp 13568/tcp nppd
The boot image shall include a default inetdb2 module with a module revision of zero. It shall contain the following entry only:

Interfaces

enet0 binding /spqe0/enet (no address, netmask, or broadcast)

On the MODEL 2070-1B CPU module, an OS-9 SPF Ethernet hardware driver and descriptor for the 68360 (SCC1) must be provided in the operating system Boot Image. The descriptor must be named spqe0.

The following OS-9 modules to be included in the /f0/CMDS/BOOTOBJS flash disk directory to allow for standard TCP/IP network communications using Ethernet Protocol over Ethernet hardware and/or Serial Line Internet Protocol (SLIP) or Point-to-Point Protocol over serial links:

Drivers and Descriptors for PPP.

Drivers and Descriptors for SLIP.

LAN Comm Pak modules: spenet, enet, spip, ip0, sptcp, tcp0, spudp, udp0, spraw, raw0, sproute, route0, spipcp, ipcp0, splcp, lcp0, sphdlc, hdlc0, spslip, sps10

Network modules: pkman, pkdvr, pk, pks
Network Trap Handler: netdb_local, netdb_dns

NFS Modules: nfs, nfsnul and nfs_devices.

The following Network utilities must be included and must reside in the /f0/CMDS directory as identified in this Item:

arp, dhcp, ftp, ftpd, idbdump, idbgen, rpcdbgen, ifconfig, inetd, ipstart, ndbmod, netstat, ping, route, routed, telnet, telnetdc, hostname, nfsc, mount, rpcdump, nfsstat, exportfs, portmap, pppd, chat, pppauth, nfsd, mountd, and showmount.

Multi-user functionality:

The boot image init module must be configured with a “default directory name” as /f0wp. This will allow login and tsmon to provide the user with login prompt from the terminal port or from the network via a telnet session.

The following OS-9 modules to be included in the operating system boot image for the implementation of multi-user mode.

login, tsmon

Network Configuration at boot up:

The modules inetdb, inetdb2 and rpcdb must be generated by the make utility via the use of a makefile and the network configuration files residing the /f0/ETC directory. The generated inetdb, inetdb2 and rpcdb modules to be re-located to the /f0/CMDS/BOOTOBJ directory where they will be pick-up by the network configuration shell scripts located at /f0/SYS. Configure the modules with the network default values as defined in Section 10.B.6. (Data Key) via the interfaces.conf shell script. Provide a Utility Program named netcfg that reads the CPU Datakey for an IP Address, Subnet Mask and Default Gateway. If the Datakey is present and valid, netcfg will set the IP Address, Subnet Mask and Default Gateway of the Model 2070 Controller when executed by a user at the command line. The netcfg utility will create a new inetdb, inetdb2 and rpcdb database module based on the Datakey network parameters. The new inetdb, inetdb2 and rpcdb modules should be re-located to the /f0/CMDS/BOOTOBJ directory where they will be pick-up by the network configuration shell scripts located at /f0/SYS. The netcfg must also allow the user to read, write and display network parameters to and from the Datakey via the command line prompt.

If the Datakey is not present or invalid, netcfg must display an error and exit without altering the network configuration. The netcfg utility must reside in /f0/CMDS.

Standard Microware File System Configuration:
A user name “super” with password as “user” must be defined in the password file.

The PPP and SLIP descriptors must have baud rates and ports set as follows and be stored in the /f0/CMDS/BOOTOJBJS directory,

hdlc0 and spsl0 configured to use /sp1 and 38400 bps

hdlc1 and spsl1 configured to use /sp2 and 115200 bps

hdlc2 and spsl2 configured to use /sp3 and 115200 bps

hdlc3 and spsl3 configured to use /sp4 and 38400 bps

Provide a set of example configuration files consistent with the above networking modules in the /f0/ETC directory. This directory must contain the following text files.

hosts, hosts.equiv, networks, protocols, services, inetd.conf, resolv.conf, hosts.conf, rpc, interfaces.conf, routes.conf.

Standard Microware File System Configuration.

The 2070 must follow Standard Microware File System Configuration. A /f0/CMDS, /f0/CMDS/BOOTOJBJS, /f0/ETC and /f0/SYS directories implemented. Execute permission must be included in the attributes of files in the /f0/CMDS directory. Sysgo will set its execution directory to /f0wp/CMDS prior to spawning opexec or other processes. The /f0/CMDS/BOOTOJBJS must contain the modules as identified above and other customizable descriptors and modules. The /f0/SYS must also contain the following four standard OS-9 network configuration shell script files: startspf, startnfs, loadspf and loadnfs.

The /f0/SYS must contain a "password" file. The password file will follow Microware’s password file format for the addition and configuration of multiuser functionality and password protection. A user name “super” with password as “user” must be defined in the password file.

The utilities tar, make, vi, fixmod and mshell must be included in the /f0/CMDS directory.

Application Kernel.

The provided software must boot OS-9 from SYSRESET. The entire program must be resident in FLASH Memory. Configure the serial port descriptors with the following defaults:

SP1 & 2 1.2 Kbps, 8-bit word, 1 stop, no parity, no pause, no echo
SP 3S 614.4 Kbps

SP4 9.6 Kbps, 8-bit word, 1 stop, no parity, no pause, x on and x off BOTH OFF

SP 5S 614.4 Kbps

SP 6 38.4 Kbps, 8-bit word, 1 stop and no parity

Hardware initialization, preliminary self-test, OS-9 initialization (except Extended Memory Test), and forking OPEXEC must be completed in less than 4 seconds. This startup time will be measured from the release of SYSRESET to the turn on of the CPU LED using a user level program named ONLED. The ONLED program must be the last module loaded into RAM and executed using opexec or a startup file.

Initialization. Configure the boot image init module with the default directory name as /f0wp and sysgo as the first executable module.

Sysgo must operate as follows:

Sysgo must set the execution directory to /f0wp/CMDS

Sysgo must check if the backspace key (0x08) is being received on /sp4 (c50s). If received, Sysgo must:

Fork a shell on /sp4 using the current directory.

Remain an active process and monitor the shell for termination. If the shell does terminate, Sysgo must fork another shell on /sp4. Unless Sysgo dies, a shell will always be provided on /sp4.

If the backspace key was not received, Sysgo must check for the presence of a Datakey. If present and valid, Sysgo will check the Startup Override byte in the Datakey header.

If Startup Override is 0x01, Sysgo must:

Fork a shell that executes a shell script stored on the Datakey in the following format. Immediately following the key header must be a 2-byte value indicating the length of the script. The script must immediately follow the length value, and be stored as ASCII text.

If there is any error reading or starting the script or if the shell terminates with an error, Sysgo must display an error message on /sp4 and fork another shell as described in step b. If there are no errors executing the script, Sysgo must exit without forking another shell.
If Startup Override is 0x02, Sysgo must:

Fork an executable module stored on the Datakey immediately following the header.

If there is any error loading or forking the module, Sysgo must display an error message on /sp4 and fork a shell as described in step b. If there are no errors forking the module, Sysgo must then exit without forking a shell.

If the backspace key was not received and Startup Override was not performed:

Sysgo must fork the module named /f0wp/OPEXEC if present at /f0wp.

If there is any error loading or forking OPEXEC, Sysgo must display an error message on /sp4 and fork a shell as described in step b. If there are no errors forking OPEXEC, Sysgo must then exit without forking a shell.

If the backspace key was not received, Startup Override was not performed, and there is no OPEXEC file:

Sysgo must fork a shell that executes a shell script named /f0wp/startup if present at /f0wp.

If there is any error reading or starting the script or if the shell terminates with an error, Sysgo must display an error message on /sp4 and fork another shell as described in step b. If there are no errors executing the script, Sysgo must exit without forking another shell.

If the backspace key was not received, Startup Override was not performed, and there is no OPEXEC and no startup file:

Sysgo must fork a shell as described in step b.

A Short Out is defined as the period of time between ACFAIL/POWER DOWN transition to LOW and back to HIGH without a SYSRESET transition to LOW. ACFAIL/POWER DOWN transitions must generate an interrupt. The interrupt updates an OS-9 event named "ACFAIL". The "ACFAIL" event sets a value 1 indicating an ACFAIL condition occurred for the DOWN transition and set 0 indicating non-ACFAIL condition for the HIGH transition. The IRQ7 and auto-vector 31(7) must not be used to update the "ACFAIL" event.

In addition, the ACFAIL condition must generate the OS-9 auto-vector 30(6) interrupt service. Each interrupt service installed must exit with the "Carry Bit" set allow OS9 to propagate the ACFAIL interrupt. The Manufacturer must supply an interrupt handler at priority 255 that acknowledges and clears the interrupt.
Reserve Priority 1 for the OS-9 system.

A Long Out is defined as ACFAIL transition to LOW follow by a SYSRESET going LOW. The SYSRESET going HIGH must be followed by an operating system reboot.

Error Handler.

A Manufacturer may include an error handling routine to save troubleshooting data regarding initialization, power-up test abnormalities and other error conditions. If used, the error report must be stored in the file /r0/ErrorReport and not exceed 11 kilobytes in size.

Diagnostic Acceptance Test (DAT).

A DAT Program must be provided resident in the 2070 Unit as the application program.

Re-Flash Utility. Provide a Utility Program that would allow the user to upgrade (re-flash) the Boot Image. This utility must provide the capabilities for upgrading the Operating System and drivers when available by the manufacturer. The Utility Program must provide the capability for the user to dynamically upgrade the Boot Image via the command prompt. The Manufacturer must also provide a copy in CD Memory of all files originally stored in the flash drive /f0 so that they can be reloaded as needed.

Deliverables.

The following items will be provided to the purchasing DEPARTMENT on a CD disk readable by a PC compatible computer.

Specific hardware memory addresses, including FLASH, SRAM, and DRAM starting addresses, must be specified and provided. Written documentation of addresses must be in PDF form and will have the file name of “Memory Map.pdf”

Copy of all provided written manuals in PDF form.

Copies of the vendor kernel, platform drivers and OS-9 utility executable modules

RE-FLASH Utility and the procedures for its use in PDF form. The PDF documentation of the procedures must have the file name of “Reflash Utility Procedures.pdf”.

Fully commented source code of Contractor developed drivers and utilities must be provided.
OS-9 compliant header files must be provided with all driver modules.

2070.43 Type 2070 – 1C Configuration. The TYPE 2070-1C CPU must be a single board module meeting the 2X WIDE board requirements. The module must be furnished normally resident in MOTHERBOARD Slot A5. The module must meet all the requirements listed under the 2070-1B section of this standard, with the following additions:

Engine Board. The TYPE 2070-1C CPU must use an Engine Board compliant to the AASHTO/ITE Next Generation ATC Standard. The Engine Board must be used for execution of the application software. No other microprocessor or memory of the 2070-1C CPU to be used for execution of the application software.

Ethernet Ports. The second ETHERNET port of the Engine Board must be brought out on an RJ 45 C15S Connector mounted on the 2070-1C front panel. The front panel LED indicators for the two Ethernet ports must conform to the AASHTO/ITE Next Generation ATC Standard.

Universal Serial Bus (USB). The TYPE 2070-1C CPU must include a USB port compliant to the AASHTO/ITE Next Generation ATC Standard, and brought out from the Engine Board to a USB C16S Connector mounted on the 2070-1C front panel.

Host Module Identification. The TYPE 2070-1C CPU must implement the host module identification using the Engine Board SPI serial port, compliant to the AASHTO/ITE Next Generation ATC Standard as follows:

SP2.2.5.HC1.Linux Special Provisions to the ATC 5.2 Standard Operating System & Board Support Package Requirements

The ATC shall use a Linux operating system (O/S) and shall include standard POSIX libraries for application support including real-time extensions of POSIX 1003.1b. To facilitate application level access to the ATC hardware, a Board Support Package (BSP) and hardware tool chain shall be provided for access to hardware-specific drivers.

After boot-up the ATC Linux O/S shall make available to applications, access to the low level drivers (block, character and network) provided by the kernel (subject to current open source requirements) or through kernel modules.

Additionally, the ATC shall have the ability to boot as NFS.
b. SP2.2.5.HC2 Linux  Special Provisions to the ATC 5.2 Standard. Utility applications, modules, libraries and supporting data which include, but are not limited to, the following:

<table>
<thead>
<tr>
<th>Package</th>
<th>Version</th>
<th>Programs</th>
<th>Remarks</th>
</tr>
</thead>
<tbody>
<tr>
<td>Busybox</td>
<td>1.00p8</td>
<td>[], addgroup, adduser, adtemp, ar, as, basename, busybox, cat, chgrp, chmod, chown, chroot, clear, cmp, cp, crond, crontab, cut, date, dd, delgroup, deluser, df, dirname, dmesg, dos2unix, du, echo, egrep, env, expr, false, fgrep, find, freeramdsk, getty, grep, gunzip, gzip, halt, head, hexdump, hostid, hostname, hwclock, id, ifconfig, ifdown, ifup, inetd, init, insmod, install, kill, killall, klogd, last, ln, logger, login, logname, logread, ls, lsmod, makedevs, md5sum, mesg, mkdir, mkfifo, mknod, mktemp, modprobe, more, mount, mv, netstat, nslookup, passwd, patch, pidof, ping, pivot_root, printf, ps, pwd, rdate, reboot, renice, reset, rm, rmdir, rmmmod, route, run-parts, rx, sed, sh, sleep, sort, start-stop-daemon, stty, su, sulogin, sync, sysctl, syslogd, tail, tar, tee, telnet, telnetd, test, time, top, touch, tr, true, tty, umount, uname, uniq, unix2dos, unzip, uptime,</td>
<td>UNIX shell and commands collection <a href="http://www.busybox.net/">http://www.busybox.net/</a></td>
</tr>
</tbody>
</table>
usleep, vi, wc, which, who, whoami, xargs, yes, zcat, ftpd, NTP date.

<table>
<thead>
<tr>
<th></th>
<th>UclibC</th>
<th>ld.so, libc, libcrypt.so, libdl.so</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0.9.27</td>
<td>libm.so, libnsl.so, libnss_dns.so, libnss_files.so, libpthread.so, libresolv.so, libutil.so</td>
</tr>
<tr>
<td></td>
<td><strong>Uclibc Equivalent</strong> <a href="http://www.uclibc.org/downloads">http://www.uclibc.org/downloads</a></td>
<td></td>
</tr>
</tbody>
</table>

* Or higher

** Shall include Freescale toolchain with glibC 2.5, including C++ libraries as equivalent to Uclibc. Toolchain and libraries shall be built with software floating point implementation for those controller platforms which lack hardware floating point.

c. **SP2.2.5.HC2 Linux File System Configuration**

The Model 2070-1C CPU Module Linux File System Configuration shall meet the requirements and guidelines for files, directories, and utility commands as per the Filesystem Hierarchy Standard (FHS-2.3) dated January 28, 2004.

d. **SP5.3.3.HC. Linux Special Provisions to the ATC 5.2 Standard**

**FLASH Memory**

The engine board shall provide FLASH for the storage of O/S software and user application programs. A minimum of 32MB of FLASH, with a minimum of 24MB free, shall be provided exclusively for application program storage. FLASH devices shall use a segmented architecture allowing erasing, writing and reading of individual segments. Access to this memory shall be accomplished with wait states totaling no more than 100 ns and a data bus width of no less than 16 bits.

Application software shall be capable of reading from and writing to the FLASH without the FLASH being corrupted by the power fail conditions specified in Section 5.4.1.
Dynamic RAM (DRAM)

The engine board shall contain a minimum of 64MB of DRAM, with a minimum of 40MB free, or equivalent volatile memory for application and O/S program execution. The preferred memory organization shall be in the native word length of the CPU for maximum performance and is preferred to operate with zero wait states. The minimum DRAM bus width shall be 16 bits. If the native bus width and zero wait states are not used in the engine board design, the engine board Manufacturer must publish DHRYSTONE test results to prove that the MIPS requirement is met.

Static RAM (SRAM)

The engine board shall contain a minimum of 2MB of SRAM memory for non-volatile parameter storage. Access to this memory shall be accomplished with wait states totaling no more than 100 ns and a data bus width of no less than eight bits. In the absence of VPRIMARY the SRAM shall be supported and maintained by VSTANDBY_5.

d. SP11.1.3.HC. Linux Special Provisions to the ATC 5.2 Standard Manufacturers’ Quality Control Testing Certification

Guidance: If requested by the purchasing agency, quality control procedures shall be submitted prior to production. A compliant test report that is part of the quality control procedure shall be supplied with each delivered unit. Along with pass fail information this report shall include the quality control procedure, test report format and the name of the tester. It should be counter-signed by a corporate officer.

Quality control procedures shall be submitted by vendor prior to production, which includes verification test report of NextPhase version supplied by Harris County.

The quality control procedure shall include the following:

Design acceptance testing of all supplied components
Physical and functional testing of controller units
Environmental testing report(s) and final acceptance
Acceptance testing of all supplied components
Physical and functional testing of all modules and items
Verification of a minimum burn-in of all equipment
Verification test report of NextPhase version supplied by Harris County
Annex A

Deliverables

The following items shall be provided with the 2070 Controller Unit

- Copies of the vendor kernel, platform drivers, and Linux utility executable modules
- Copies of the hardware toolchain
- Copies of all the files originally stored in the root directory `/`, so that they can be reloaded as needed
- Reflash utility and the procedures for its use in PDF Form

Annex B

Required Device Driver Interfaces (Normative)

This Annex specifies the device driver interfaces required by this standard. Where practical, standard Linux drivers are specified and no further detail is given. Otherwise, each driver interface is described in full detail.

B.1 ATC CPU_RESET

Overview

This section defines a generalized driver interface for generating a pulse on the CPU_RESET port pin defined on the ATC engine board. Although an underlying general purpose interface to the ATC engine board PIO pins exists, only the simplified interface of this section is exposed to the user applications for controlling the CPU_RESET pin.

The BSP shall provide an external function, void atc_cpu_reset (void), that generates a 125 ± 20 ms active-low pulse on the CPU_RESET signal. This function first sets the CPU_RESET signal low, and resets a timer to count 125 ms. When the timer expires, the CPU_RESET signal is raised HIGH again. This function is non-blocking and non-exclusive in nature and may be called repetitively to generate a longer active-low pulse if necessary. If the CPU_RESET pin is already low when called, then the pulse width timer is simply reset and begins timing 125 ms.

During boot-up, the CPURESET pin shall be asserted and unasserted, in order to set the front panel and field I/O to a known state. Assertion time requirements shall match that of the 2070 ATC.

Examples
extern void atc_cpu_reset (void)

/* single 125 ms pulse on CPU_RESET */
    atc_cpu_reset();

...

/* generate a 200 ms pulse on CPU_RESET */
    atc_cpu_reset();
    pause ( 75 ms); /* blocking delay of 75 ms */

...

f. SPB5.4.HC. Linux Special Provisions to the ATC 5.2 Standard (Corrects typo “uint8” with “uint32” as defined below)

B.5.4 ATC SPxs Data Structures

The defined structure member values are shown in parentheses. Structure members that are not applicable to a port’s selected protocol shall be ignored by the driver. Upon receipt of an invalid, as compared to not applicable, argument, the ioctl( ) function shall generate an EINVAL error.

The driver shall maintain one atc_spxs_config structure for each SPxs port.

typedef struct atc_spxs_config {
    uint32 protocol;  // Set the port protocol (ATC_SDLC,
                        // ATC_HDLC)
                        // ATC_SYNC,
    Uint32 baud;      // Set the port baud rate (ATC_B1200,
                        // ATC_B4800, ATC_B9600,
                        // ATC_B19200, ATC_B38400, ATC_B57600, ATC_B76800,
                        // ATC_B115200, ATC_B153600, ATC_B614400)
    Uint32 transmit_clock_source;  //
                                   // (ATC_CLK_INTERNAL, ATC_CLK_EXTERNAL)
Uint32 transmit_clock_mode;  // Sets whether the sync transmit clock is on // continuously or bursts with the data frame (ATC_CONTINUOUS, ATC_BURST)

};

2070.44 Type 2070-2 Field I/O Module (FI/O).

Type 2070-2A Module. The TYPE 2070-2A MODULE consists of the Field Controller Unit; Parallel Input/Output Ports; other Module Circuit Functions (includes muzzle switch); Serial Communication Circuitry; Module Connectors C1S, C11S, and C12S mounted on the module front plate; VDC Power Supply (+12VDC to +5VDC); and required resident software.

Type 2070-2B Module. The TYPE 2070-2B MODULE consists of the Serial Communication Circuitry, VDC Power Supply, and Module Connector C12S mounted on the module front plate only.

Field Controller Unit (FCU). The FCU includes a programmable microprocessor/controller unit together with all required clocking and support circuitry. Provide operational software necessary to meet housekeeping and functional requirements resident in socketed firmware.

Parallel I/O Ports.

The I/O Ports must provide 64 bits of input using ground-true logic. Each input must be read logic "1" when the input voltage at its field connector input is less than 3.5 VDC, and be read logic "0" when either the input current is less than 100 microamperes or the input voltage exceeds 8.5 VDC. Each input must have an internal pull-up to the Isolated +12 VDC and not deliver greater than 20 mA to a short circuit to ground.

The I/O Ports must provide 64 bits of output.

Inputs must have the following characteristics:

A voltage between 0 and 4 volts will be considered the Low (True/Operate) state.

A voltage greater than 8 volts will be considered the High (False) state.
The transition from the Low state to High state (and vice versa) occurs between 4 and 8 volts.

Outputs must have the following characteristics:

The Low (True/Operate) voltage will be between 0 and 3 volts.

Current sinking capability in the Low state will be at least 100 mA.

With an external impedance of 100 kiloOhms or greater, the transition from 4 to 16 volts (and vice versa) and be accomplished within 0.1 millisecond.

The High state impedance must exceed 1 Megohms to 12 volts DC.

Each output must latch the data written and remain stable until either new data is written or the active-low reset signal. Upon an active-low reset signal, each output must latch a logic "0" and retain that state until a new writing. The state of all output circuits at the time of Power Up or in Power Down state must be open (logic 0). It must be possible to simultaneously assert all outputs within 100 microseconds of each other. An output circuit state not changed during a new writing will not glitch when other output circuits are updated.

Other Module Circuit Functions.

A maximum capacitive load of 100 picofarads must be presented to the LINESYNC input signal. The EIA-485 compliant differential LINESYNC signals must be derived from the LINESYNC signal.

Provide an External WDT “Muzzle” Jumper on the board. With the jumper in and NRESET transitions HIGH (FCU active), the FCU must output a state change on Output Port 5, bit 8 (Connector C1, pin 103 – Monitor Watchdog Timer Input) every 100 milliseconds for 10 seconds or due to CPU Command. When the jumper is missing (open), the feature will not apply. This feature is required to operate with the Type 210 Monitor Unit only.

Provide a WATCHDOG Circuit. The FIELD I/O software at Power Up with a value of 100 milliseconds must enable it. Its enabled state must be machine readable and reported in the FI/O status byte. Once enabled, the watchdog timer must not be disabled without resetting the FI/O. Failure of the FI/O to reset the watchdog timer within the prescribed timeout will result in a hardware reset.

One KHz Reference. Provide a synchronizable 1 kilohertz time reference. It must maintain a frequency accuracy of +/-0.01% (+/-0.1 counts per second).

Provide a 32-bit MILLISECOND COUNTER (MC) for “timestamping.” Each 1 KHz reference interrupt must increment the MC.
Provide a LOGIC Switch resident on the module board. The switch must function to disconnect Serial Port 3 (SP3) from the external world, Connector C12S. Its purpose is to prevent multiple use of SP3. Provide an LED on the module front panel labeled "SP3 ON". If LED light ON, SP3 is active and available at C12S.

Serial Communications/Logic Circuitry.

System Serial Port 5 (SP5) EIA-485 signal lines must enter the I/O Module and be split into two multi-drop isolated ports. Route one to the FCU and the other converted to EIA-485, then routed to Connector C12S.

System Serial Port 3 (SP3) EIA-485 signal lines must enter the I/O module and be isolated, converted back to EIA-485 and then routed to connector C12S.

LINE SYNC and POWER DOWN lines must be split and isolated, one routed to the FCU for shut down functions and the other changed to EIA-485; then routed to connector C12S for external module use.

CPU RESET and POWER UP (SYSRESET) lines must be isolated and "OR’d" to form NRESET. NRESET must be used to reset FCU and other module devices. NRESET must also be converted to EIA-485 then routed to connector C12S.

If the Type 2070 module is a –2B, routing to FCU does not apply.

Isolation is between internal +5 VDC / Ground #1 and +12 VDC ISO / VDC Ground #2. +12 VDC ISO is for board power and external logic.

Buffers. Provide a Transition Buffer capable of holding a minimum of 1024 recorded entries. The Transition Buffer must default to empty. There must be two entry types: Transition and Rollover. The inputs must be monitored for state transition. At each transition (If the input has been configured to report transition), a transition entry must be added to the Transition Buffer. The MC must be monitored for rollover. At each rollover transition ($xxxx FFFF - $xxxx 0000), a rollover entry must be added to the Transition Buffer. For rollover entries, all bits of byte 1 are set to indicate that this is a rollover entry. Transition Buffer blocks are sent to the CPU module upon command. Upon confirmation of their reception, the blocks must be removed from the Transition Buffer. The entry types are depicted as follows:

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>Isb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transition Entry Identifier</td>
<td>S</td>
<td>Input Number</td>
<td>1</td>
</tr>
</tbody>
</table>
I/O Functions. Each parallel Input/Output function contains all of the functions listed below of both the Input Function and Output Function.

Inputs. Input scanning must begin at I0 (bit 0) and proceed to the highest numbered input, ascending from LSB to MSB. Each complete input scan must finish within 100 microseconds. Once sampled, the logic state of an input must be held until the next input scan. Each input must be sampled 1,000 times per second. The time interval between samples must be 1 millisecond (+/-100 microseconds). If configured to report, each input that has transitioned since its last sampling must be identified by input number, transition state, and timestamp (at the time the input scan began) and be added as an entry to the Transition Buffer. If multiple inputs change state during one input sample, these transitions must be entered into the Input Transition Buffer by increasing input number. The Millisecond Counter must be sampled within 10 microseconds of the completion of the input scan.

Data Filtering. If configured, the inputs must be filtered by the FCU to remove signal bounce. The filtered input signals must then be monitored for changes as noted. The filtering parameters for each input must consist of Ignore Input Flag and the ON and OFF filter samples. If the Ignore Input flag is set, no input transitions will be recorded. The ON and OFF filter samples must determine the number of consecutive samples an input must be ON and OFF, respectively, before a change of state is recognized. If the change of state is shorter than the specified value, the change of state must be ignored. The ON and OFF filter values must be in the range of 0 to 255. A filter value of 0, for either or both values, must result in no filtering for this input. The default values for input signals after reset must be as follows:

<table>
<thead>
<tr>
<th>Input Signals</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Filtering</td>
<td>Enabled</td>
</tr>
</tbody>
</table>
On and off filter values must be set to 5

Transition monitoring Disabled (Timestamps are not logged)

Outputs. Simultaneous assertion of all outputs must occur within 100 microseconds. Each output must be capable of being individually configured in state to ON, OFF, or a state synchronized with either phase of LINESYNC. The condition of the outputs must only be "ON" if the FI/O continues to receive active communications from the CPU Module. If there is no valid communications with the CPU Module for 2.0 seconds, all outputs must revert to the OFF condition, and the FI/O status byte must be updated to reflect the loss of communication from the CPU Module. The data and control bits in the CPU Module-FI/O frame protocol must control each output as follows:

**Output Bit Translation**

<table>
<thead>
<tr>
<th>Case</th>
<th>Output Data Bit</th>
<th>Output Control Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>0</td>
<td>0</td>
<td>Output in the OFF state</td>
</tr>
<tr>
<td>B</td>
<td>1</td>
<td>1</td>
<td>Output is a square wave, synchronized to the LINESYNC signal. When LINESYNC is ON (1), the output is OFF, and when LINESYNC is OFF (0), the output is ON.</td>
</tr>
<tr>
<td>C</td>
<td>0</td>
<td>1</td>
<td>Output is a square wave, synchronized to the LINESYNC signal. When LINESYNC is ON (1), the output is ON, and when LINESYNC is OFF (0), the output is OFF</td>
</tr>
<tr>
<td>D</td>
<td>1</td>
<td>0</td>
<td>Output is in the ON state.</td>
</tr>
</tbody>
</table>

In Case A above, the corresponding output must be turned OFF if previously ON and if previously OFF remain OFF until otherwise configured. For half-cycle switching (cases B and C), all outputs to be changed must be changed within 50 microseconds after the corresponding LINESYNC transition and must remain in the same state during the entire half cycle. In Case D above, the corresponding output must be turned ON if previously OFF and if previously ON remain ON until otherwise configured. All outputs never change state unless configured to do so.
Interrupts. All interrupts must be capable of asynchronous operation with respect to all processing and all other interrupts. MILLISECOND Interrupt must be activated by the 1 kilohertz reference once per milliseconds. An MC timestamp rollover flag set by MC rollover must be cleared only on command. LINESYNC Interrupt - This interrupt must be generated by both the 0-1 and 1-0 transitions of the LINESYNC signal. The LINESYNC interrupt must monitor the MC interrupt and set the MC error flag if there has not been an interrupt from the 1 kilohertz source for 0.5 seconds (>\=60 consecutive LINESYNC interrupts). The LINESYNC interrupt must synchronize the 1 kilohertz time reference with the 0-1 transition of the LINESYNC signal once a second. A LINESYNC error flag must be set if the LINESYNC interrupt has not successfully executed for 0.5 seconds or longer (>\=500 consecutive millisecond interrupts).

Communication Service Routine. A low-level communication service routine must be provided to handle reception, transmission, and EIA-485 communication faults. The communication server must automatically:

**For Transmission**

Generate the opening and closing flags

Generate the CRC value

Generate the abort sequence (minimum of 8 consecutive '1' bits) when commanded by the FCU

Provide zero bit insertion

**For Receiving**

Detect the opening and closing flags

Provide address comparison, generating an interrupt for messages addressed to the I/O Module, and ignoring messages not addressed to the I/O Module

Strip out inserted zeros

Calculate the CRC value, compare it to the received value, and generate an interrupt on an error

Generate an interrupt if an abort sequence is received

Communication Processing. The task must be to process the command messages received from the CPU Module, prepare, and start response
transmission. The response message transmission must begin within 4 milliseconds of the receipt of the received message. The time from the receipt of message to the completion of the commanded task must not exceed 70 milliseconds.

Input Processing. This task must process the raw input data scanned in by the 1 ms interrupt routine, perform all filtering, and maintain the transition queue entries.

Data Communications Protocols.

Protocols - All communication with the CPU Module must be SDLC-compatible command-response protocol, support 0 bit stuffing, and operate at a data rate of 614.4 kilobits per second. The CPU Module must always initiate the communication and should the command frame be incomplete or in error, no I/O response will be transmitted. The amount of bytes of a command or response is dependent upon the I/O Module identification.

The frame type must be determined by the value of the first byte of the message. The command frames type values 112-127 and associated response frame type values 240-255 are allocated to the manufacturer diagnostics. All other frame types not called out are reserved. The command-response Frame Type values and message times must be as follows:

**Frame Types**

<table>
<thead>
<tr>
<th>Module Command</th>
<th>I/O Module Response</th>
<th>Description</th>
<th>Minimum Message Time</th>
<th>Maximum Message Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>0-43</td>
<td>128-171</td>
<td>Reserved for NEMA TS-2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>49</td>
<td>177</td>
<td>Request Module Status</td>
<td>250 microseconds</td>
<td>275 microseconds</td>
</tr>
<tr>
<td>50</td>
<td>178</td>
<td>MILLISECOND CTR. Mgmt.</td>
<td>222.5 microseconds</td>
<td>237.5 microseconds</td>
</tr>
<tr>
<td>51</td>
<td>179</td>
<td>Configure Inputs</td>
<td>344.5 microseconds</td>
<td>6.8750 milliseconds</td>
</tr>
<tr>
<td>52</td>
<td>180</td>
<td>Poll Raw Input Data</td>
<td>317.5 microseconds</td>
<td>320 microseconds</td>
</tr>
<tr>
<td>Module Command</td>
<td>I/O Module Response</td>
<td>Description</td>
<td>Minimum Message Time</td>
<td>Maximum Message Time</td>
</tr>
<tr>
<td>----------------</td>
<td>---------------------</td>
<td>-------------</td>
<td>----------------------</td>
<td>----------------------</td>
</tr>
<tr>
<td>53</td>
<td>181</td>
<td>Poll Filtered Input Data</td>
<td>317.5 microseconds</td>
<td>320 microseconds</td>
</tr>
<tr>
<td>54</td>
<td>182</td>
<td>Poll Input Transition Buffer</td>
<td>300 microseconds</td>
<td>10.25 microseconds</td>
</tr>
<tr>
<td>55</td>
<td>183</td>
<td>Command Outputs</td>
<td>405 microseconds</td>
<td>410 microseconds</td>
</tr>
<tr>
<td>56</td>
<td>184</td>
<td>Reserved</td>
<td>340 microseconds</td>
<td>10.25 milliseconds</td>
</tr>
<tr>
<td>57</td>
<td>185</td>
<td>Reserved</td>
<td>340 microseconds</td>
<td>6.875 milliseconds</td>
</tr>
<tr>
<td>58</td>
<td>186</td>
<td>Configure Watchdog</td>
<td>222.5 microseconds</td>
<td>222.5 microseconds</td>
</tr>
<tr>
<td>59</td>
<td>187</td>
<td>Controller Identification</td>
<td>222.5 microseconds</td>
<td>222.5 microseconds</td>
</tr>
<tr>
<td>60</td>
<td>188</td>
<td>I/O Module Identification</td>
<td>222.5 microseconds</td>
<td>222.5 microseconds</td>
</tr>
<tr>
<td>61-62</td>
<td>189-190</td>
<td>Reserved (note below)</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>63</td>
<td>191</td>
<td>Poll variable length raw input</td>
<td>317.5 microseconds</td>
<td>320 microseconds</td>
</tr>
<tr>
<td>64</td>
<td>192</td>
<td>Variable length command outputs</td>
<td>405 microseconds</td>
<td>410 microseconds</td>
</tr>
<tr>
<td>65</td>
<td>193</td>
<td>Reserved (note below)</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>67</td>
<td>195</td>
<td>Reserved (note below)</td>
<td>---</td>
<td>---</td>
</tr>
</tbody>
</table>

Messages 61 / 189, 62 / 190, 65 / 193, and 67 / 195 are reserved for ITS Cabinet Frame Types. Message 63 / Message 191 must be the same as Message 52 / 180 except Byte 2 of Message 180 response must denote the following number of input data bytes. Message 64 / 192 must be the same as Message 55 / 183 except Byte 2 of the Message 55 Command must denote the number of output data bytes, plus the following output control bytes.
Request Module Status. The Command must be used to request FI/O status information response. Command/response frames are as follows:

### Request Module Status Command

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 49)</td>
<td>0</td>
<td>0</td>
<td>1 1 0 0 1</td>
</tr>
<tr>
<td>Reset Status Bits</td>
<td>P</td>
<td>E</td>
<td>K R T M L W</td>
</tr>
</tbody>
</table>

### Request Module Status Response

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 177)</td>
<td>1</td>
<td>0</td>
<td>1 1 0 0 1</td>
</tr>
<tr>
<td>System Status</td>
<td>P</td>
<td>E</td>
<td>K R T M L W</td>
</tr>
<tr>
<td>SCC Receive Error Count</td>
<td></td>
<td></td>
<td>Receive Error Count</td>
</tr>
<tr>
<td>SCC Transmit Error Count</td>
<td></td>
<td></td>
<td>Transmit Error Count</td>
</tr>
<tr>
<td>MC Timestamp MSB</td>
<td></td>
<td></td>
<td>MC Timestamp MSB</td>
</tr>
<tr>
<td>MC Timestamp NMSB</td>
<td></td>
<td></td>
<td>MC Timestamp NMSB</td>
</tr>
<tr>
<td>MC Timestamp NLSB</td>
<td></td>
<td></td>
<td>MC Timestamp NLSB</td>
</tr>
<tr>
<td>MC Timestamp LSB</td>
<td></td>
<td></td>
<td>MC Timestamp LSB</td>
</tr>
</tbody>
</table>

The response status bits are defined as follows:

- **P** Indicates FI/O hardware reset
- **E** Indicates a communications loss of greater than 2 seconds
- **K** Indicates the Datakey has failed or is not present
- **R** Indicates that the EIA-485 receive error count byte has rolled over
- **T** Indicates that the EIA-485 transmit error count byte has rolled over
M Indicates an error with the MC interrupt

L Indicates an error in the LINESYNC

W Indicates that the FI/O has been reset by the Watchdog

The FI/O status byte must be updated (set to '1') to reflect the faults noted in clause 12. Data Communications Protocols – a.(1). Each status bit must only be reset (set to '0') when the corresponding bit of the Request Module Status Command is a '1'. The Request Module Status Response must report the current status (subsequent to reset and sampling).

The FI/O must count the number of errored frames the FI/O Communications Processor reports. Separate counts must be maintained for transmit and received frames. When an individual count rolls over (255-0), the corresponding roll-over flag must be set.

FI/O modules with Datakey: On NRESET transition to High or immediately prior to any interrogation of the Datakey, the FI/O must test the presence of the Key. If absent, Status Bit "K" must be set to '1' and no interrogation take place. If an error occurs during the interrogation, Status Bit "K" must be set to '1'. FI/O modules without Datakey: Status Bit "K" must always be set to '1'

The MC timestamp value must be sampled just prior to the Request Module Status Response.

MC Management. MC MANAGEMENT frame must be used to set the value of the MC. The 'S' bit must return status '0' on completion. The 32-bit value must be loaded into the MC at the next 0-1 transition of the LINESYNC signal. The frames are as follows:

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 50)</td>
<td>0</td>
<td>0</td>
<td>1 1 0 0 1 0</td>
</tr>
<tr>
<td>New MC Timestamp MSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x x x</td>
</tr>
<tr>
<td>New MC Timestamp NMSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x x x</td>
</tr>
<tr>
<td>New MC Timestamp NLSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x x x</td>
</tr>
<tr>
<td>New MC Timestamp LSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x x x</td>
</tr>
</tbody>
</table>

Millisecond Counter Management Response
Configure Inputs. The Configure Inputs command frame must be used to change input configurations. The command-response frames are as follows:

### Configure Inputs Command

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 178)</td>
<td>1 0 1 1 0 0 1 0</td>
<td></td>
<td>Byte 1</td>
</tr>
<tr>
<td>Status</td>
<td>0 0 0 0 0 0 0 S</td>
<td></td>
<td>Byte 2</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 51)</td>
<td>0 0 1 1 0 0 1 1</td>
<td></td>
<td>Byte 1</td>
</tr>
<tr>
<td>Number of Items (n)</td>
<td>n n n n n n n</td>
<td></td>
<td>Byte 2</td>
</tr>
<tr>
<td>Item # - Byte 1</td>
<td>E</td>
<td>Input Number</td>
<td>Byte 3(I-1)+3</td>
</tr>
<tr>
<td>Item # - Byte 2</td>
<td>Leading edge filter (e)</td>
<td></td>
<td>Byte 3(I-1)+4</td>
</tr>
<tr>
<td>Item # - Byte 3</td>
<td>Trailing edge filter (r)</td>
<td></td>
<td>Byte 3(I-1)+5</td>
</tr>
</tbody>
</table>

### Configure Inputs Response

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 179)</td>
<td>1 0 1 1 0 0 1 1</td>
<td></td>
<td>Byte 1</td>
</tr>
<tr>
<td>Status</td>
<td>0 0 0 0 0 0 0 S</td>
<td></td>
<td>Byte 2</td>
</tr>
</tbody>
</table>

Block field definitions must be as follows:

- **E** Ignore Input Flag. "1" = do not report transitions for this input, "0" = report transitions for this input
- **e** A one-byte leading edge filter specifying the number of consecutive input samples which must be "0" before the input is considered to have entered to "0" state from "1" state (range 1 to 255, 0 = disabled)
- **r** A one-byte trailing edge filter specifying the number of consecutive input samples which must be "1" before the input is considered to have entered to "1" state from "0" state (range 1 to 255, 0 = disabled)
S return status $S = '0'$ on completion or $'1'$ on input error out of range

Poll Raw Input Data. The Poll Raw Input Data frame must be used to poll the FI/O for the current unfiltered status of all inputs. The response frame must contain 8 bytes (2A) or 15 bytes (2B) of information indicating the current input status. The frames are as follows:

**Poll Raw Input Data Command**

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 52)</td>
<td>0</td>
<td>0</td>
<td>0 1 1 0 1 0 0</td>
</tr>
</tbody>
</table>

**Poll Raw Input Data Response (2070-2A)**

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 180)</td>
<td>1</td>
<td>0</td>
<td>0 1 1 0 1 0 0</td>
</tr>
<tr>
<td>Inputs I0 (lsb) to I7 (msb)</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
<tr>
<td>Inputs I8 to I63</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
<tr>
<td>MC Timestamp MSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
<tr>
<td>MC Timestamp NMSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
<tr>
<td>MC Timestamp NLSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
<tr>
<td>MC Timestamp LSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
</tbody>
</table>

**Poll Raw Input Data Response (2070-8)**

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 180)</td>
<td>1</td>
<td>0</td>
<td>0 1 1 0 1 0 0</td>
</tr>
<tr>
<td>Inputs I0 (lsb) to I7 (msb)</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
<tr>
<td>Inputs I8 to I119</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
<tr>
<td>MC Timestamp MSB</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
</tbody>
</table>
Poll Filtered Input Data. The Poll Filtered Input Data frame must be used to poll the FI/O for the current filtered status of all inputs. The response frame must contain 8 bytes (2A) or 15 bytes (2B) of information indicating the current filtered status of the inputs. Raw input data must be provided in the response for inputs that are not configured for filtering. The frames are as follows:

### Poll Filter Input Data Command

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 53)</td>
<td>0</td>
<td>11</td>
<td>100</td>
</tr>
</tbody>
</table>

### Poll Filter Input Data Response (2070-2A)

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 180)</td>
<td>1</td>
<td>11</td>
<td>100</td>
</tr>
<tr>
<td>Inputs I0 (lsb) to I7 (msb)</td>
<td>x</td>
<td>x</td>
<td>Byte 2</td>
</tr>
<tr>
<td>Inputs I8 to I63</td>
<td>x</td>
<td>x</td>
<td>Bytes 3 to 9</td>
</tr>
<tr>
<td>MC Timestamp MSB</td>
<td>x</td>
<td>x</td>
<td>Byte 10</td>
</tr>
<tr>
<td>MC Timestamp NMSB</td>
<td>x</td>
<td>x</td>
<td>Byte 11</td>
</tr>
<tr>
<td>MC Timestamp NLSB</td>
<td>x</td>
<td>x</td>
<td>Byte 12</td>
</tr>
<tr>
<td>MC Timestamp LSB</td>
<td>x</td>
<td>x</td>
<td>Byte 13</td>
</tr>
</tbody>
</table>

Poll Filter Input Data Response (2070-8)
Poll Input Transition Buffer. The Poll Input Transition Buffer frame must poll the FIO for the contents of the input transition buffer. The response frame must include a three-byte information field for each of the input changes that have occurred since the last interrogation. The frames are as follows:

### Poll Input Transition Buffer Command

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 54)</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Block Number</td>
<td>x</td>
<td>x</td>
<td>2</td>
</tr>
</tbody>
</table>

### Poll Input Transition Buffer Response

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 182)</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Block Number</td>
<td>x</td>
<td>x</td>
<td>2</td>
</tr>
<tr>
<td>Number of Entries</td>
<td>x</td>
<td>x</td>
<td>3</td>
</tr>
<tr>
<td>Item #</td>
<td>S</td>
<td>Input Number</td>
<td>3(I-1)+4</td>
</tr>
<tr>
<td>Item # MC Timestamp NLSB</td>
<td>x</td>
<td>x</td>
<td>3(I-1)+5</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Inputs I0 (lsb) to I7 (msb)</td>
<td>x</td>
<td>x</td>
<td>2</td>
</tr>
<tr>
<td>Inputs I8 to I119</td>
<td>x</td>
<td>x</td>
<td>3 to 16</td>
</tr>
<tr>
<td>MC Timestamp MSB</td>
<td>x</td>
<td>x</td>
<td>17</td>
</tr>
<tr>
<td>MC Timestamp NMSB</td>
<td>x</td>
<td>x</td>
<td>18</td>
</tr>
<tr>
<td>MC Timestamp NLSB</td>
<td>x</td>
<td>x</td>
<td>19</td>
</tr>
<tr>
<td>MC Timestamp LSB</td>
<td>x</td>
<td>x</td>
<td>20</td>
</tr>
</tbody>
</table>
Each detected state transition for each active input (see configuration data) is placed in the queue as it occurs. The FI/O must set the 'F' bit to '1' when attempting to record a transition and the Transition Buffer is full. While the Transition Buffer is full, all subsequent entries must be discarded. Bit definitions are as follows:

- **S**: Indicates the state of the input after the transition
- **C**: Indicates the 255 transition entries limit has been exceeded
- **F**: Indicates the transition buffer limit has been exceeded
- **G**: Indicates the requested block number is out of monotonic increment sequence
- **E**: Same block number requested, E is set in response

The Block Number byte is a monotonically increasing number incremented after each command issued by the CPU Module. When the FI/O Module receives this command, it must compare the associated Block Number with the Block Number of the previously received command. If it is the same, the previous buffer must be re-sent to the CPU Module and the 'E' flag set in the status response frame. If it is not equal to the previous Block Number, the old buffer must be purged and the next block of data sent. If the block number is not incremented by one, the status G bit must be set. The block number received becomes the current number (even if out of sequence). The Block Number byte sent in the response block must be the same as that received in the command block. Counter rollover must be considered as a normal increment.

The Timestamp must equal the MC value at the time the Poll Input Transition Buffer Response is generated.
Set Outputs. The Set Outputs frame must be used to command the FI/O to set the Outputs according to the data in the frame. If there is any error configuring the outputs, the 'E' flag in the response frame must be set to '1'. If the LINESYNC reference has been lost, the 'L' bit in the response frame must be set. Loss of LINESYNC reference must also be indicated in system status information. The output bytes depend upon field I/O module. These command and response frames are as follows:

Set Outputs Command

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 55)</td>
<td>0</td>
<td>0</td>
<td>1 1 0 1 1 1 1</td>
</tr>
<tr>
<td>Outputs O0 (lsb) to O7 (msb) Data</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x x</td>
</tr>
<tr>
<td>Outputs O8 to O103 Data</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x x</td>
</tr>
<tr>
<td>Outputs O0 (lsb) to O7 (msb) Control</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x x</td>
</tr>
<tr>
<td>Outputs O8 to O103 Control</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
</tbody>
</table>

Set Outputs Response

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 183)</td>
<td>1</td>
<td>0</td>
<td>1 1 0 1 1 1</td>
</tr>
<tr>
<td>Status</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 L E</td>
</tr>
</tbody>
</table>

Configure Watchdog. The Configure Watchdog frames must be used to change the software watchdog timeout value. The Command and response frames are as follows:

Configure Watchdog Command

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
</table>
### Configure Watchdog Response

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 58)</td>
<td>0</td>
<td>0</td>
<td>1 1 1 0 1 0</td>
</tr>
<tr>
<td>Timeout Value</td>
<td>x</td>
<td>x</td>
<td>x x x x x x</td>
</tr>
</tbody>
</table>

The timeout value must be in the range between 10 to 100 milliseconds. If the value is lower than 10, 10 must be assumed. If the value is greater than 100, 100 must be assumed.

On receipt of this frame, the watchdog timeout value must be changed to the value in the message and the “Y” bit set. The response frame bit (Y) must indicate a ‘1’ if the watchdog has been previously set and a ‘0’ if not.

Controller Identification. This is a legacy message command / response for FI/O modules with Datakey resident. Upon command, a response frame containing the 128 bytes of the Datakey. See previous sections on Request Module Status for FI/O Status Bit ‘K’ definition. If “K” bit set, only the first two bytes must be returned. The Command and Response frames are as follows:

### Controller Identification Command

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 59)</td>
<td>0</td>
<td>0</td>
<td>1 1 1 0 1 1</td>
</tr>
</tbody>
</table>

### Controller Identification Response

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 187)</td>
<td>1</td>
<td>0</td>
<td>1 1 1 0 1 1</td>
</tr>
</tbody>
</table>
Module Identification. The I/O Module Identification Command frame must be used to request the FI/O Identification value. A response of "1" must be returned by 2070-2A, "2" by 2070-8, "3" is reserved for NEMA TS 2 Type 1 FI/O and "32 to 40" are reserved for ITS Cabinets. The command and response frames are shown as follows:

### I/O Module Identification Command

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Status</td>
<td>0</td>
<td>0</td>
<td>0 0 0 0 0 0 K</td>
</tr>
<tr>
<td>Datakey</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
</tbody>
</table>

### I/O Module Identification Response

<table>
<thead>
<tr>
<th>Description</th>
<th>msb</th>
<th>lsb</th>
<th>Byte Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>(Type Number = 60)</td>
<td>0</td>
<td>0</td>
<td>1 1 1 1 0 0</td>
</tr>
<tr>
<td>FI/O ID byte</td>
<td>x</td>
<td>x</td>
<td>x x x x x x x</td>
</tr>
</tbody>
</table>

2070.45  Type 2070-3 Front Panel Assembly.

General. The Type 2070-3 Front Panel Assembly (FPA) must be delivered with one of the three options as defined in this clause. All options must consist of a panel with Latch assembly and two TSD #1 hinge attaching devices, assembly PCB, external serial port connector(s), CPU active LED indicator, and FP Harness Interface. The options must include the additional features, as follows:

- **Option 3A**  FPA controller, two keyboards, AUX switch, alarm bell and Display A
- **Option 3B**  FPA controller, two keyboards, AUX switch, alarm bell and Display B - required for NEMA compliance (TS-1 & TS-2 type1) 8 x 40 display with 2 keypads
Option 3C System Serial Port 6 Lines, isolated and vectored to Connector C60S.

Keyboards. Provide two KEYBOARDS, one with sixteen keys for hexadecimal alphanumeric entry and the other with twelve keys to be used for cursor control and action symbol entry. Engrave or emboss each key with its function character. Each key must have an actuation force between 50 and 100 grams and provide a positive tactile indication of contact closure. Key contacts must be hermetically sealed, have a design life of over one million operations, be rated for the current and voltage levels used, and stabilize within 5 milliseconds following contact closure.

CPU Active Indicator. The cathode of the CPU ACTIVE LED INDICATOR must be electrically connected to the CPU Activity LED signal and be pulled up to +5 VDC.

Display. The DISPLAY must consist of a Liquid Crystal Display (LCD), a backlight, and a contrast potentiometer control. Display A must have 4 lines of 40 characters each with a minimum character dimensions of 0.20 inches wide by 0.41 inches high and an electro-luminescent (EL) backlight. Display B must have 8 lines of 40 characters each with minimum dimensions of 0.10 inches wide by 0.17 high and either LED or EL backlight.

Each character must be composed of a 5 x 7 dot matrix with an underline row or a 5 x 8 dot matrix. The viewing angle of the LCD must be optimized for direct (90 degrees) viewing, +/-35 degrees vertical, +/-45 degrees horizontal. The LCD must have variable contrast with a minimum ratio of 4:1. The LCD must be capable of displaying, at any position on the Display, any of the standard ASCII characters as well as user-defined characters.

The backlight must be turned on and off by the Controller Circuitry. The backlight and associated circuitry must consume no power when in off state. A potentiometer must control the LCD contrast with clockwise rotation increasing contrast. The contrast must depend on the angular position of the potentiometer, which must provide the entire contrast range of the LCD.

Cursor display must be turned ON and OFF by command. When ON, the cursor must be displayed at the current cursor position. When OFF, no cursor is to be displayed. All other cursor functions (positioning, etc.) must remain in effect.

FPA Controller. The FPA CONTROLLER must function as the Front Panel Device controller interfacing with the CPU Module.

Provide a FPA RESET Switch on the Assembly PCB. The momentary CONTROL switch must be logic OR’d with the CPU RESET Line, producing a FPA RESET Output. Upon FPA RESET being active or receipt of a valid Soft Reset display command, the following must occur:
Auto-repeat, blinking, auto-wrap, and auto-scroll must be set to OFF.

Each special character must be set to ASCII SPC (space).

The tab stops must be set to columns 9, 17, 25, and 33.

The backlight timeout value must be set to 6 (60 seconds).

The backlight must be extinguished.

The display must be cleared (all ASCII SPC).

The FPA module must transmit a power up string through /sp6 to the CPU once power is applied to the FPA, or the FPA hardware RESET BUTTON IS PUSHED. The string is “ESC [PU”, hex value “1B 5B 50 55”.

When a keypress is detected, the appropriate key code must be transmitted to SP6-RxD. If two or more keys are depressed simultaneously, no code is to be sent. If a key is depressed while another key is depressed, no additional code is to be sent.

Auto-repeat must be turned ON and OFF by command. When ON, the key code must be repeated at a rate of 5 times per second starting when the key has been depressed continuously for 0.5 second, and must terminate when the key is released or another key is pressed.

When the AUX Switch is toggled, the appropriate AUX Switch code must be transmitted to the CPU.

The controller circuitry must be capable of composing and storing eight special graphical characters on command, and displaying any number of these characters in combination with the standard ASCII characters. Undefined characters must be ignored. User-composed characters must be represented in the communication protocol on Page 9-7-12. P1 represents the special character number (1-8). Pn's represent columns of pixels from left to right. The most significant bit of each Pn represents the top pixel in a column and the least significant bit must represent the bottom pixel. A logic ‘1’ must turn the pixel ON. There must be a minimum of 5 Pn's for 5 columns of pixels in a command code sequence terminated by an "f." If the number of Pn's are more than the number of columns available on the LCD, the extra Pn's must be ignored. P1 and all Pn's must be in ASCII coded decimal characters without leading zero.

Character overwrite mode must be the only display mode supported. A displayable character received must always overwrite the current cursor position on the Display. The cursor must automatically move right one character position on the Display after each character write operation. When the rightmost character on a line (position 40) has been overwritten, the
cursor position must be determined based on the current settings of the auto-wrap mode.

Auto-wrap must be turned ON & OFF by command. When ON, a new line operation must be performed after writing to position 40. When OFF, upon reaching position 40, input characters must continue to overwrite position 40.

Cursor positioning must be non-destructive. Cursor movement must not affect the current display, other than blinking the cursor momentarily and periodically hiding the character at that cursor position.

Blinking characters must be supported, and be turned ON and OFF by command. When ON, all subsequently received displayable characters must blink at the rate of 1 Hertz with a 60% ON / 40% OFF duty cycle. It must be possible to display both blinking and non-blinking characters simultaneously.

Tab stops must be configurable at all columns. A tab stop must be set at the current cursor position when a SetTabStop command is received. Tab Stop(s) must be cleared on receipt of a ClearTabStop command. On receipt of the HT (tab) code, the cursor must move to the next tab stop to the right of the cursor position. If no tab stop is set to the right of the current cursor position, the cursor must not move.

Auto-scroll must be turned ON and OFF by command. When ON, a Line Feed or new line operation from the bottom line must result in the display moving up one line. When OFF, a Line Feed or new line from the bottom line must result in the top line clearing, and the cursor being positioned on the top line.

The display must have a buffer. The screen must be refreshed from the buffer at a rate of no less than 20 times per second.

The Display back light must illuminate when any key is pressed and illuminate or extinguish by command. The backlight must extinguish when no key is pressed for a specified time. This time must be program selected by command, by a number in the range 0 to 63 corresponding to that number of 10-second intervals. A value of 1 must correspond to a timeout interval of 10 seconds. A value of 0 must indicate no timeout.

The Command Codes must use the following conventions:

Parameters and Options: Parameters are depicted in both the ASCII and hexadecimal representations as the letter 'P' followed by a lower-case character or number. These are interpreted as follows:

Pn: Value parameter, to be replaced by a value, using one ASCII character per digit without leading zeros.
P1: Ordered and numbered parameter. One of a listed known parameters with a specified order and number (Continues with P2, P3, etc.)

Px: Display column number (1-40), using one ASCII character per digit without leading zero.

Py: Display line (1-4) one ASCII character

...: Continue the list in the same fashion

Values of 'h' (0x68) and 'l' (0x6C) are used to indicate binary operations. 'h' represents ON (high), 'l' represents OFF (low).

ASCII Representation: Individual characters are separated by spaces; these are not to be interpreted as the space character, which is depicted by SPC.

Hexadecimal Representation: Characters are shown as their hexadecimal values and will be in the range 0x00 to 0x7F (7 bits).

The Controller Circuit must communicate via a SP6 asynchronous serial interface. The interface must be configured for 38.4 kilobits per second, 8 data bits, 1 stop bit, and no parity.

C50 ENABLE function when grounded by pins 1 and 5, must be brought to Connectors A1, pin B21 for the purpose of disabling the module channel 2, (SP4).

Electronic Bell. The Front Panel must include an electronic bell to signal receipt of (0x07). The bell must sound at 2,000 Hertz, with a minimum output rating of 85 dB upon receipt of (0x07). Receipt of all other characters and ESC codes must continue during the time the bell sounds.

2070.46 Type 2070-4 Power Supply Module.

General. The Type 2070-4A Power Supply Module must be independent, self contained Module, vented, and cooled by convection only. The Module must slide into the unit’s power supply compartment from the back of the Chassis and be attached to the Backplane Mounting Surface by its four TSD #3 Devices.

The Type 2070-4B Module must meet the same requirements as the 2070-4A, except for 3.5 amperes of +5 VDC.

Module Front. An "On/Off" POWER Switch, four LED DC Power Indicators, PS Receptacle POWER Connectors, and the Incoming AC Fuse protection must be provided on the Module Front. The LED DC POWER Indicators
must indicate all required DC voltages meet the following conditions: the +5 VDC is within 5% and the 12 VDC is within 8% of their nominal levels.

Input Protection. Provide two 0.5-Ohm, 10-watt wire-wound power resistors with a 0.2 micro Henries inductance (one on the AC+ Line & on the AC-Line). Provide three 20 Joule surge arrestors between AC+ to AC-, AC+ to EG, and AC- to EG. A 0.68 µF capacitor must be placed between AC+ & AC- (between the resistor & arrestors).

+5VDC Standby Power. Provide +5 VDC STANDBY POWER to hold up specified circuitry during the power down period. It must consist of the monitor circuitry, hold up capacitors, and charging circuitry. Provide a charging circuit that under normal operation, fully charges and float the capacitors consistent with the manufacturers’ recommendations. The Hold Up power requirements must be a minimum constant drain of 600 microamperes at a range of +5 VDC to +2 VDC for over 600 minutes.

Monitor Circuitry. Provide MONITOR CIRCUITRY to monitor incoming AC Power for Power Failure and Restoration and LINESYNC generation.

The ACFAIL/POWER DOWN Output Lines must go LOW (ground true) immediately upon Power Failure. The Lines must transition to HIGH at Power Restoration. The Lines must be driven separately. The SYSRESET/POWERUP Output Lines must transition to LOW 525 +/-25 milliseconds after ACFAIL/POWER DOWN transition to LOW. The Lines must transition to HIGH 225 +/-25 milliseconds after Power Restoration and the supply is fully recovered. The Lines must be driven separately.

The monitor circuitry must switch the +5 VDC Standby ON immediately upon Power Failure and isolate (OFF) the line at Power Up.

The 60 Hz Square Wave LINESYNC signal must be generated by a crystal oscillator, which must be synchronized to the 60-Hertz VAC incoming power line at 120 and 300 degrees. A continuous square wave signal must be +5 VDC amplitude, 8.333 milliseconds half-cycle pulse duration, and 50 +/-1% duty cycle. The output must have drive sink and source capability of 16 mA. A 2 K-Ohm pull-up resistor must be connected between the output and +5 VDC. The monitor circuit must compensate for missing pulses and line noise during normal operation.

The LINESYNC must continue until SYSRESET transitions LOW and begin when SYSRESET transitions HIGH.

Power Supply Requirements.
Voltage Tolerances

<table>
<thead>
<tr>
<th>Voltage</th>
<th>Tolerances</th>
<th>I Minimum</th>
<th>I Maximum</th>
</tr>
</thead>
<tbody>
<tr>
<td>+5 VDC</td>
<td>+4.875 to +5.125 VDC</td>
<td>1.0 ampere</td>
<td>10.0 ampere- 2070-4A</td>
</tr>
<tr>
<td>+12 VDC Serial</td>
<td>+11.4 to +12.6 VDC</td>
<td>0.1 ampere</td>
<td>0.5 ampere</td>
</tr>
<tr>
<td>-12 VDC Serial</td>
<td>-11.4 to -12.6 VDC</td>
<td>0.1 ampere</td>
<td>0.5 ampere</td>
</tr>
<tr>
<td>+12 VDC</td>
<td>+11.4 to +12.6 VDC</td>
<td>0.1 ampere</td>
<td>1.0 ampere</td>
</tr>
</tbody>
</table>

Line/Load Regulation. Line / Load Regulation must meet the table tolerance values for voltage range of 90 to 135 VAC, the maximum and minimum loads called out in the table and including ripple noise.

Efficiency. 70% minimum.

Ripple and Noise. Less than 0.2% RMS, 1% peak to peak or 50 millivolts, whichever is greater.

Voltage Overshoot. No greater than 5%, all outputs.

Overvoltage Protection. 130% V out for all outputs.


Inrush Current. Cold Start Inrush must be less than 25 amperes at 115VAC.

Transient Response. Output voltage back to within 1% in less than 500 microseconds on a 50% Load change. Peak transient not to exceed 5%.

Holdup Time. The power supply must supply 30 watts minimum for 550 milliseconds after ACFAIL going LOW. The supply must be capable of holding up the Unit for two 500 milliseconds Power Loss periods occurring in a 1.5-second period.

Remote Sense. +5 VDC compensates 250 millivolts total line drop. Open sense load protection required.

**2070.47 Unit Chassis Type 2070.**

General.

The Chassis consists of the metal housing, Serial Motherboard, Back-plane Mounting Surface, Power Supply Module Supports, slot card guides, Wiring Harnesses, and Cover Plate(s).
All external screws must be countersunk and be Phillips flat head stainless steel type.

The housing must be treated with clear chromate and the slot designation labeled on the back-plane mounting surface above the upper slot card guide.

The Chassis must be cooled by convection only. The top and bottom pieces of the housing must be slotted for vertical ventilation.

Serial Motherboard. Serial Motherboard must function as support for its connectors, A1 to A5 and FP, and as the interface between the CPU and the dedicated modules/Front Panel carrying both serial communications, logic, and power circuits. The PCB must be multi-layered, with one layer plane assigned to DC Ground.

A wiring harness PS2 must be provided between the Type 2070-4 Power Supply and the Motherboard PCB (provide strain relief). Test points must be provided on the FPA side of the Motherboard for PS2 lines.

A wiring harness FP must be provided, linking the Motherboard with the FPA.

Details.

Table of Contents

Type 2070 Unit - Chassis Front View Figure 3
Type 2070 Unit - Chassis Rear View Figure 4
Type 2070 Unit - Chassis Top View Figure 5
Type 2070 Unit - Chassis Motherboard Figure 6
Type 2070 Unit - Motherboard A Connector Pinouts Figure 7
Type 2070 Unit - System PCB Modules, General Figure 8
Type 2070-1 - CPU Module and Serial Port/SDLC Protocol Figure 9
Type 2070-2 - Field I/O Module Figure 10
Type 2070-2 - Field I/O Module C1 & C11 Connectors Figure 11
Type 2070-3 - Front Panel Assembly Figure 12
Type 2070-3 - Front Panel Assembly, Key Codes Figure 13

88-127
<table>
<thead>
<tr>
<th>Type 2070-3</th>
<th>Front Panel Assembly, Key Codes</th>
<th>Figure 14</th>
</tr>
</thead>
<tbody>
<tr>
<td>Type 2070-4</td>
<td>Power Supply Module</td>
<td>Figure 15</td>
</tr>
<tr>
<td>Type 2070-5</td>
<td>VME Cage Assembly</td>
<td>Figure 16</td>
</tr>
</tbody>
</table>
Figure 3
Chassis Front View
Figure 4

Chassis Rear View

NOTES (THIS DETAIL)

1. Four permanently attached 8' long Cord Guides 366-30000
   100 CURRENT beginning 3/4" to the backplane mounting surface.

2. T.B = TRANSITION BAND
   V.E = VOLTAGE ENTRAPPER #04666

3. Minimum length of harness shall be 6' and shall not
   protrude beyond the back of the 2070 unit.

4. The VME cage assembly. Harness shall be delivered covered by
   a blank panel. Hinging to PEN fasteners shall be provided on
   the back plane surface for panel mounting.

5. Power supply will be marked with 2070-B or 2070-G.
Figure 5
Chassis Top View
Figure 6
Chassis Motherboard
### Figure 7

**Motherboard A Connector Pin Assignment**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>Connectors A &amp; B</td>
<td>Connectors A &amp; B</td>
</tr>
<tr>
<td>Connectors C &amp; D</td>
<td>Connectors C &amp; D</td>
</tr>
<tr>
<td>Connectors E &amp; F</td>
<td>Connectors E &amp; F</td>
</tr>
<tr>
<td>Connectors G &amp; H</td>
<td>Connectors G &amp; H</td>
</tr>
<tr>
<td>Connectors I &amp; J</td>
<td>Connectors I &amp; J</td>
</tr>
<tr>
<td>Connectors K &amp; L</td>
<td>Connectors K &amp; L</td>
</tr>
<tr>
<td>Connectors M &amp; N</td>
<td>Connectors M &amp; N</td>
</tr>
<tr>
<td>Connectors O &amp; P</td>
<td>Connectors O &amp; P</td>
</tr>
<tr>
<td>Connectors Q &amp; R</td>
<td>Connectors Q &amp; R</td>
</tr>
<tr>
<td>Connectors S &amp; T</td>
<td>Connectors S &amp; T</td>
</tr>
<tr>
<td>Connectors U &amp; V</td>
<td>Connectors U &amp; V</td>
</tr>
<tr>
<td>Connectors W &amp; X</td>
<td>Connectors W &amp; X</td>
</tr>
<tr>
<td>Connectors Y &amp; Z</td>
<td>Connectors Y &amp; Z</td>
</tr>
</tbody>
</table>

**NOTES:**

1. Functions are referenced to the CPU.
2. DC ONLY W: for PCI and PFW PCIe slots.
3. DC ONLY R: for PFW PCIe slots.
4. Connector A & B: connectors to the last column from the left.
5. All Connectors are pre-assigned the same.
7. Connector C & D: reserved for future use.
15. Connector S & T: reserved for future use.

**Motherboard A Connector Pin Assignment**

Rev Date 2-11-94
February 20, 2004

9 - 7 - 5
Figure 8
System PCB Modules General
Figure 9

2070-1A, 2070-1B and 2070-1C CPU Modules
Figure 10
Field I/O Modules
Figure 11

Field I/O Module, C1 & C11 Connectors
Figure 12
Front Panel Assembly
Figure 13
Front Panel Assembly Key Codes

<table>
<thead>
<tr>
<th>KEY</th>
<th>ASCII DATA (TEXT)</th>
<th>ASCII DATA (HEX)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>18 5B 30</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>18 5B 31</td>
</tr>
<tr>
<td>2</td>
<td>2</td>
<td>18 5B 32</td>
</tr>
<tr>
<td>3</td>
<td>3</td>
<td>18 5B 33</td>
</tr>
<tr>
<td>4</td>
<td>4</td>
<td>18 5B 34</td>
</tr>
<tr>
<td>5</td>
<td>5</td>
<td>18 5B 35</td>
</tr>
<tr>
<td>6</td>
<td>6</td>
<td>18 5B 36</td>
</tr>
<tr>
<td>7</td>
<td>7</td>
<td>18 5B 37</td>
</tr>
<tr>
<td>8</td>
<td>8</td>
<td>18 5B 38</td>
</tr>
<tr>
<td>9</td>
<td>9</td>
<td>18 5B 39</td>
</tr>
<tr>
<td>A</td>
<td>A</td>
<td>18 4F 41</td>
</tr>
<tr>
<td>B</td>
<td>B</td>
<td>18 4F 42</td>
</tr>
<tr>
<td>C</td>
<td>C</td>
<td>18 4F 43</td>
</tr>
<tr>
<td>D</td>
<td>D</td>
<td>18 4F 44</td>
</tr>
<tr>
<td>E</td>
<td>E</td>
<td>18 4F 45</td>
</tr>
<tr>
<td>F</td>
<td>F</td>
<td>18 4F 46</td>
</tr>
<tr>
<td>(UP ARROW)</td>
<td>ESC ( A</td>
<td>1B 4F 55</td>
</tr>
<tr>
<td>(DOWN ARROW)</td>
<td>ESC ( B</td>
<td>1B 4F 56</td>
</tr>
<tr>
<td>(RIGHT ARROW)</td>
<td>ESC ( C</td>
<td>1B 4F 57</td>
</tr>
<tr>
<td>(LEFT ARROW)</td>
<td>ESC ( D</td>
<td>1B 4F 58</td>
</tr>
<tr>
<td>ESC</td>
<td>ESC O S</td>
<td>1B 4F 59</td>
</tr>
<tr>
<td>NEXT</td>
<td>ESC O P</td>
<td>1B 4F 5A</td>
</tr>
<tr>
<td>YES</td>
<td>ESC O Q</td>
<td>1B 4F 5B</td>
</tr>
<tr>
<td>NO</td>
<td>ESC O R</td>
<td>1B 4F 5C</td>
</tr>
<tr>
<td>*</td>
<td>*</td>
<td>1B 4F 5D</td>
</tr>
<tr>
<td>4</td>
<td>4</td>
<td>1B 4F 5E</td>
</tr>
<tr>
<td>-</td>
<td>-</td>
<td>1B 4F 5F</td>
</tr>
<tr>
<td>ENTER</td>
<td>CR</td>
<td>0D</td>
</tr>
</tbody>
</table>
### Configuration Command Codes

<table>
<thead>
<tr>
<th>ASCII Representation</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Move Cursor to ASCII 00 hex</td>
</tr>
<tr>
<td>2</td>
<td>Position Cursor at First Position on Current Line</td>
</tr>
<tr>
<td>5</td>
<td>Blank Field Move Cursor One Space to the Left and Write Space</td>
</tr>
<tr>
<td>E</td>
<td>Position Cursor at First Position in the Left and Write Space</td>
</tr>
<tr>
<td>L</td>
<td>Position Cursor at Previous Position</td>
</tr>
<tr>
<td>E</td>
<td>Position Cursor at Previous Position in the Left and Write Space</td>
</tr>
<tr>
<td>S</td>
<td>Screen Clear (Enters Edit Mode)</td>
</tr>
<tr>
<td>Y</td>
<td>blinking space character number 13 at current cursor position</td>
</tr>
<tr>
<td>V</td>
<td>Turn Off/On blinking space character number 13 at current cursor position</td>
</tr>
<tr>
<td>P</td>
<td>Clear Character Window</td>
</tr>
<tr>
<td>L</td>
<td>Clear Current Line</td>
</tr>
<tr>
<td>D</td>
<td>Deselect Key</td>
</tr>
<tr>
<td>C</td>
<td>Clear Key</td>
</tr>
<tr>
<td>W</td>
<td>Clear Key</td>
</tr>
<tr>
<td>E</td>
<td>Clear Key</td>
</tr>
<tr>
<td>S</td>
<td>Send Key to CPU Module</td>
</tr>
<tr>
<td>C</td>
<td>Set Tab Stop at Current Cursor Position</td>
</tr>
<tr>
<td>T</td>
<td>Set Tab Stop at Current Cursor Position</td>
</tr>
<tr>
<td>R</td>
<td>Set Tab Stop at Current Cursor Position</td>
</tr>
<tr>
<td>U</td>
<td>Set Tab Stop at Current Cursor Position</td>
</tr>
<tr>
<td>K</td>
<td>Set Tab Stop at Current Cursor Position</td>
</tr>
<tr>
<td>A</td>
<td>Set Tab Stop at Current Cursor Position</td>
</tr>
<tr>
<td>E</td>
<td>Set Tab Stop at Current Cursor Position</td>
</tr>
</tbody>
</table>

**Note:**
1. Numerical values have one ASCII character per digit without trailing zero.
2. Reverse Video & Underline NOT required for Front Panel Assembly Option 3A & B.

### Inquiry Command-Response Codes

<table>
<thead>
<tr>
<th>ASCII Representation</th>
<th>ASCII Representation</th>
<th>ASCII Representation</th>
<th>ASCII Representation</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>B</td>
<td>B</td>
<td>A</td>
<td>A</td>
</tr>
<tr>
<td>C</td>
<td>C</td>
<td>D</td>
<td>D</td>
</tr>
<tr>
<td>E</td>
<td>E</td>
<td>F</td>
<td>F</td>
</tr>
<tr>
<td>G</td>
<td>G</td>
<td>H</td>
<td>H</td>
</tr>
<tr>
<td>I</td>
<td>I</td>
<td>J</td>
<td>J</td>
</tr>
<tr>
<td>K</td>
<td>K</td>
<td>L</td>
<td>L</td>
</tr>
<tr>
<td>M</td>
<td>M</td>
<td>N</td>
<td>N</td>
</tr>
<tr>
<td>O</td>
<td>O</td>
<td>P</td>
<td>P</td>
</tr>
<tr>
<td>Q</td>
<td>Q</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>S</td>
<td>S</td>
<td>T</td>
<td>T</td>
</tr>
<tr>
<td>U</td>
<td>U</td>
<td>V</td>
<td>V</td>
</tr>
<tr>
<td>W</td>
<td>W</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>Y</td>
<td>Y</td>
<td>Z</td>
<td>Z</td>
</tr>
</tbody>
</table>

### Front Panel Assembly Key Codes

- Model 2070-3
- Front Panel Assembly

**Key Codes**

<table>
<thead>
<tr>
<th>Rev Date</th>
<th>9-7-12</th>
</tr>
</thead>
<tbody>
<tr>
<td>2-11-04</td>
<td></td>
</tr>
</tbody>
</table>

**Configuration Command Codes**

**Figure 14**

Front Panel Assembly Key Codes
Figure 15

Power Supply Module
Figure 16

VME Cage Assembly
2070.48 Type 2070 Peripheral Equipment.

General Notes.

The 2070-6x and 2070-7x modules must provide circuitry to disable its Channel 2 and EIA-232 control lines (TX, RX, RTS, CTS, and DCD) when a ground true state is present at Connector A1, Pin B21 (C50 Enable). The disable lines must be pulled up on this module.

Line drivers/receivers must be socket mounted or surface mounted.

Isolation circuitry must be opto- or capacitive-coupled isolation technologies. Each module’s circuit must be capable of reliably passing a minimum of 1.0 megabits per second.

The Comm modules must be “Hot” swappable without damage to circuitry or operations.

Type 2070-6 A & B Async/ Modem Serial Comm Modules

Power Requirements. A fused isolated +5 VDC with a minimum of 100 mA power supply must be provided for external use.

Option – Bourns MF – MSMD020 PTC (Positive Temperature Coefficient) Resettable Fuse, or approved equal, allowed.

Logic Switches. Two LOGIC switches per circuit must be provided (faceplate mounted).

One logic switch must be used to vertically switch between Half-Duplex (Down) and Full-Duplex (Up). In Half-Duplex mode, the Transmit connections must be used for both Receive and Transmit.

A MODEM Enable switch must be provided such that when in the UP Position, must enable MODEM and disable MODEM in the DOWN Position.

Circuitry. Two circuits, designated CIRCUIT #1 and CIRCUIT #2, must be provided. Both circuit functions must be identical, except for their Serial Communications Port and external connector (CIRCUIT #1 to SP1 [or SP3] and C2S Connector and CIRCUIT #2 to SP2 [or SP4] and C20S Connector). The Circuits must convert the 2070 UNIT Motherboard SP EIA-485 signals to/from board TTL level signals, isolate and drive the converted EIA-232 Signals interfacing with their associated MODEM and external connector.

Modem Requirements. Each CIRCUIT must have a MODEM with the following requirements:
Data Rate: Baud modulation of 300 to 1200 for Module 2070-6A and 0 to 9600 for Module 2070-6B.

Modulation: Phase coherent frequency shift keying (FSK).

Data Format: Asynchronous, serial by bit.

Line & Signal Requirements: Type 3002 voice-grade, unconditioned Tone Carrier Frequencies (Transmit and Receive): 2070-6A - 1.2 KHz MARK and 2.2 KHz SPACE, +/-1% tolerance. 2070-6B - 11.2 KHz MARK and 17.6 KHz SPACE, +/-1% tolerance. The operating band must be (half power, -3 dB) between 1.0 KHz & 2.4 KHz for 2070-6A and 9.9 KHz & 18.9 KHz for 2070-6B.

Transmitting Output Signal Level: 0, -2, -4, -6, and -8 dB (at 1.7 KHz for 2070-6A & 14.7 KHz for 2070-6B) continuous or switch selectable.

Receiver Input Sensitivity: 0 to -40 dB.

Receiver Bandpass Filter: Must meet the error rate requirement specified below and provide 20 dB/octave, minimum active attenuation for all frequencies outside the operating band.

Clear-to-Send (CTS) Delay: 11 +/-3 milliseconds.

Receive Line Signal Detect Time: 8 +/-2 milliseconds mark frequency.

Receive Line Squelch: 6.5 (+/-1) milliseconds, 0 milliseconds (OUT).

Soft Carrier Turn Off Time: 10 +/-2 milliseconds (0.9 kilohertz for 2070-6A and 7.8 kilohertz for 2070-6B). When the RTS is unasserted, the carrier must turn off or go to soft carrier frequency.

Modem Recovery Time: Capable of receiving data within 22 milliseconds after completion of transmission.

Error Rate: Must not exceed 1 bit in 100 kilobits, with a signal-to-noise ratio of 16 dB measured with flat-weight over a 300 to 3,000 Hertz band.

Transmit Noise: Less than -50 dB across 600-ohms resistive load within the frequency spectrum of 300 to 3,000 Hertz at maximum output.

Modem interface: EIA-232 Standards.

Control Switch. A CONTROL switch must be provided on the module front panel to turn ON (Up) / OFF (Down) all module power.

Type 2070-7A & 7B Async Serial Comm Module
Circuitry. Two circuits, designated CIRCUIT #1 and CIRCUIT #2, must be provided. Their functions are identical, except for the CPU Serial Communications Port and external connector (CIRCUIT #1 to SP1 [or SP3] and Connector C21S and CIRCUIT #2 to SP2 [or SP4] and Connector C22S).

2070-7A. Each circuit must convert its EIA-485 signal lines (RX, TX, RTS, CTS and DCD) to / from board TTL Level Signals; isolate both signal and ground; and drive / receive external EIA-232 devices via C21 / C22 Connectors. Connectors must be DB-9S type.

2070-7B. Each circuit EIA-485 signal lines, (RX, TX, TXC (I), TXC (O) and RXC) and associated signal ground must be board terminated to matching drivers/receivers; isolated both signal and ground, and drive/receiver external EIA-485 devices via C21/C22 Connectors. Connectors must be DB-15S type.

Indicators. Each circuit signal TX and RX line must have an LED Indicator mounted on the front plate and labeled to function.

Details.

Table of Contents

Type 2070-6 - Async/Modem Serial Comm Module Figure17
Type 2070-7 - Serial Comm Module Figure18
Figure 17
Async/Modem Serial Comm Module
Figure 18

Serial Comm Module

NOTES (THIS DETAIL)

1. 2X Faceplate (See 2070 System PCB Module, Detail 9-7-6).

2. Connectors 21 & 22 are DB 9S for Module 74 & DB 15S for Module 7B.

---

2070-7A (DF-95)

<table>
<thead>
<tr>
<th>PIN</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>RXD</td>
</tr>
<tr>
<td>2</td>
<td>TXD</td>
</tr>
<tr>
<td>4</td>
<td>NA</td>
</tr>
<tr>
<td>5</td>
<td>ISO DC GND</td>
</tr>
<tr>
<td>6</td>
<td>NA</td>
</tr>
<tr>
<td>7</td>
<td>RTS</td>
</tr>
<tr>
<td>8</td>
<td>CTS</td>
</tr>
<tr>
<td>9</td>
<td>NA</td>
</tr>
</tbody>
</table>

2070-7B (DF-155)

<table>
<thead>
<tr>
<th>PIN</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>TX Data +</td>
</tr>
<tr>
<td>9</td>
<td>TX Data -</td>
</tr>
<tr>
<td>2</td>
<td>ISO DC GND</td>
</tr>
<tr>
<td>3</td>
<td>TX Clock +</td>
</tr>
<tr>
<td>11</td>
<td>TX Clock -</td>
</tr>
<tr>
<td>4</td>
<td>ISO DC GND</td>
</tr>
<tr>
<td>5</td>
<td>RX Data +</td>
</tr>
<tr>
<td>13</td>
<td>RX Data -</td>
</tr>
<tr>
<td>6</td>
<td>ISO DC GND</td>
</tr>
<tr>
<td>7</td>
<td>RX Clock +</td>
</tr>
<tr>
<td>14</td>
<td>RX Clock -</td>
</tr>
<tr>
<td>8</td>
<td>NA</td>
</tr>
</tbody>
</table>

SEE NOTE 1

---

FOR PROJECTS INITIATED
AFTER MAY 1, 2016

REVISION 1
2070.49 NEMA Module.

Type 2070N Controller Unit.

General. This section covers two versions of Type 2070 / NEMA Standard Controller Units. The versions associate with NEMA TS1 and NEMA TS2 Type 1 Standards as described in 3. General Requirements B.

Serial Port 5 Frame Address. The Serial Port 5 Frame Address for 2070-2N and 2070-8 must be “20”.

2070-2N Field I/O Module.

Interfaces. The 2070-2N Field I/O Module provides a TS2-1 compatible SDLC interface via 2070 Serial Port 3, AC Power to the 2070 Unit and Fault Monitor Logic Output via 2070 Serial Port 5 and Output Frame Byte 9 Bit 6 to the NEMA TS2 Cabinet Monitor Unit (CMU).

Type 2070-2N Module Requirements. The Module must meet the 2070–2A Module Requirements with the following exceptions:

No C1, C11 and C12 Connectors on the front panel of the module

No 64 inputs / 64 outputs requirements

Serial Port 5 routed to the FCU MPU Device only

Serial Port 3 must not have a disabling switch

Physical. The module must be a 4X type board / front panel with three connectors. The connectors are 10 Pin Connector A, a NEMA 5-15 Receptacle and a 15 Pin DB 15S C14 Connector.

Power. Incoming 2070 AC Power is derived from Connector A Pin C (AC+), Pin A (AC-), and Pin H (Equipment Ground). The power is directly routed to the NEMA 5-15 Receptacle. Connector A must intermate with a NEMA TS2 Type 1 (MS3106O-18-1S) cable.

Serial Port 3 Isolation. The module must isolate 2070 Serial Port 3 from the A3 Connector and reconvert the lines to external EIA 485 drivers/receivers that must be terminated at C14 Connector. The Port must be clocked at 153.6 kilobits per second.

FCU Output. An FCU output must drive an open collector transistor whose output must be routed to Connector A Pin F for use as a FAULT MONITOR Output. The transistor must be capable of sinking 200 mA at 30 VDC.
Connector Pin Assignments. Connectors A and C14 pin out and functions are as follows:

**Connector A**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Function</th>
<th>Pin</th>
<th>Function</th>
<th>Pin</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>AC Neutral</td>
<td>E</td>
<td>NA</td>
<td>I</td>
<td>NA</td>
</tr>
<tr>
<td>B</td>
<td>NA</td>
<td>F</td>
<td>Fault Monitor J</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>AC Line</td>
<td>G</td>
<td>DC#2 Ground</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D</td>
<td>NA</td>
<td>H</td>
<td>Equip Ground</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Connector C14S**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Function</th>
<th>Pin</th>
<th>Function</th>
<th>Pin</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>TX Data+</td>
<td>6</td>
<td>DC Ground</td>
<td>11</td>
<td>TX Clock -</td>
</tr>
<tr>
<td>2</td>
<td>DC Ground</td>
<td>7</td>
<td>RX Clock +</td>
<td>12</td>
<td>Equip Ground</td>
</tr>
<tr>
<td>3</td>
<td>TX Clock+</td>
<td>8</td>
<td>DC Ground</td>
<td>13</td>
<td>RX Data -</td>
</tr>
<tr>
<td>4</td>
<td>DC Ground</td>
<td>9</td>
<td>TX Data -</td>
<td>14</td>
<td>NA</td>
</tr>
<tr>
<td>5</td>
<td>RX Data+</td>
<td>10</td>
<td>NA</td>
<td>15</td>
<td>RX Clock –</td>
</tr>
</tbody>
</table>

TS2 BIU Control. Serial Port 3 must control the TS2 BIU Units using SDLC Protocol that meets the NEMA TS2 Type 1 Frame Command / Response Standards.

**2070-4N (A or B) POWER SUPPLY MODULE.**

Requirements. The 2070-4N Power Supply Module supports the NEMA TS1 and TS2 Standards. The module is identical to the 2070-4N (A and B) Power Supply Requirements except for the following:

The power cord must have a 15 in. +/- 1 in. length as measured from the panel to the plug tips.

The AC Power Fail voltage must be 85VAC +/-2VAC.

The AC Power Restore voltage must be 90VAC +/-2VAC.
The 2070-4N (A or B) power supply must have proper marking Example “2070 4N (A or B)”. A permanent sticker is an acceptable marking method.

Type 2070-8 Field I/O Module.

Type 2070-8 Field I/O Module. The Module consists of the Module Chassis, Module Power Supply, FCU Controller, Parallel Input/Output Ports, Serial Communications Circuits and Module Connectors. The Module CHASSIS must be made of 0.06 inch minimum aluminum sheet and treated with clear chromate. All external screws, except where called out, to be countersunk and be Phillips flat head stainless steel. The matching nuts must be permanently captive on the mating surfaces.

Module Front Panel. The MODULE FRONT PANEL must be furnished with the following:

ON/OFF POWER Switch mounted vertically with ON in the UP position.

2. LED DC Power Indicator. The indicator must indicate that the required +5 VDC is within 5% and the +24 VDC is within 8%.

Incoming VAC fuse protection.

Two DB-25S COMM connectors labeled "EX1" & "EX2."

Four NEMA Connectors A, B, C, & D.

Label. A permanent LABEL must be affixed to the Front Panel. The label must display the unit's serial number. The number must be permanent and easy to read.

Module Power Supply. A MODULE POWER SUPPLY must be provided and located on the right side of the module as viewed from the front. The supply must provide the necessary module internal circuitry DC power plus 2.0 Amperes minimum of +24 VDC for external logic, detector inputs, and output load control. The supply must meet the following requirements:

Input Protection (See 10.E.3.).

Power Supply Requirements (See 10.E.6.).

DC Voltage Tolerances. DC Voltage tolerances must be +/-3%.

Incoming AC Power. The supplied INCOMING AC POWER must be derived from Connector A Pins "p" (AC+) and "U" (AC Neutral). External +24 VDC must be at Connector A, Pin "B" and Connector D Pin "NN." AC Power for
the 2070 receptacle must be tapped off from the secondary side of the ON Switch / Fuse configuration.

Module PC Boards. A MODULE PC Boards must be mounted vertically.

Power Down, NRESET, and LINESYNC. Power Down, NRESET, and LINESYNC must be routed to the module via C12 Connector. The state of the module output ports at the time of Power Down transition to LOW State and until NRESET goes HIGH must be an open circuit.

Compliance with Type 2070-2 Field I/O Requirements. The Module must meet all requirements under 10.C. with the following exceptions:

Parallel Ports. Parallel Ports, consisting of 118 Bits of Input and 102 bits of Output, must be provided. Specification for inputs applies except the voltage is +24 in lieu of +12 and Ground False, "0," exceeds 16.0 VDC. LINESYNC signal is incoming in differential logic.

Serial Communication Circuitry. The module must interface with the 2070-2B Field I/O module via HAR 1 Harness meeting EIA-485 Requirements. All signal lines must be isolated. HAR 1 Harness must be 17 lines minimum with a C12P Connector on one end and soldered with strain relief on the other. In addition to the Controller interface, the EIA-485 Signal lines must be routed to EX1 Connector. All necessary driver/receiver and isolation circuitry must be provided.

EIA-232 Serial Port. An EIA-232 Serial Port must be provided with rate selection by jumper of 0.3, 1.2, 2.4, 4.8, 9.6, 19.2, & 38.4 kilobits per second asynchronous and be connected at EX1 Connector.

HAR 2 Harness. A 22-line minimum HAR 2 Harness must be provided between EX2 Connector and Model 2070-6 Serial COMM Module in the Type 2070 UNIT. This provides two Modems or EIA-232 Interfaces with the 2070 UNIT and the outside world.

Fault and Voltage Monitor. FAULT and VOLTAGE MONITOR circuitry – NEMA TS1 Controller FAULT and VOLTAGE MONITOR functions (outputs to cabinet monitor) must be provided.

Two 3-input OR gates must be provided. The gate 1 output must be connected to Connector A, Pin A (FAULT MONITOR) and gate 2 output must be connected to Connector A, Pin C. Any FALSE state input must cause a gate output FALSE (+24VDC) state.

The FCU Port 10, Bit 7 output must normally change its state every 100 milliseconds. A MODULE Watchdog (WDT) circuit must monitor the output. No state change for 2 +/-0.1 seconds must cause the circuit output to generate a FALSE (+24 VDC) output (input to gates 1 and 2). Should the
FCU begin changing state, the WDT output must return to TRUE (0 VDC) state.

The module must have a +5 VDC monitoring circuit that monitors the module’s +5 VDC (+/-0.25). If the voltage exceeds the limits, the circuit output must generate a FALSE output (input to gates 1 and 2). Normal operation must return the output state to TRUE state.

The FCU microprocessor output must be assigned to FAULT Monitor (input to gate 1) and another output must be assigned to VOLTAGE Monitor (input to gate 2).

CPU Port 5 SET OUTPUT COMMAND Message OUTPUTs O78 and O79 must be assigned to FAULT (O78) and VOLTAGE (O79). The bit logic state “1” must be FCU output FALSE.

CPU / FCU operation at POWER UP must be as follows:

FCU Comm Loss Flag set. FAULT and VOLTAGE MONITOR outputs set to FALSE state.

CPU REQUEST MODULE STATUS COMMAND Message with “E” bit set is sent to FCU to clear Comm Loss Flag and responds to CPU with “E” bit reset.

Before the Comm Loss timer expires, the SET OUTPUT COMMAND data must be sent. In that data, the 078 and 079 logically set to “0” will cause the FCU microprocessor port pins assigned for FM and VM outputs to go to their TRUE state. At this point, the signal outputs defined in the message will be permitted at the output connectors. Any number of other messages may be sent between the MODULE STATUS COMMAND and SET OUTPUTS COMMAND.

If the above message sequence is not followed, Comm Loss Flag must be set (or remain) and VM & FM must retain the FALSE output state.

Performs items 2 & 3 above User Software.

A CPU / FCU Communications Loss during normal operation must cause all outputs to go blank (FALSE state) and must set the Comm Loss Flag. FM and VM outputs must be in FALSE state.

Details.

Table of Contents
<table>
<thead>
<tr>
<th>Model</th>
<th>View</th>
<th>Figure</th>
</tr>
</thead>
<tbody>
<tr>
<td>MODEL 2070N1</td>
<td>Front View</td>
<td>Figure 19</td>
</tr>
<tr>
<td>MODEL 2070N1</td>
<td>Side View</td>
<td>Figure 20</td>
</tr>
<tr>
<td>MODEL 2070N1</td>
<td>Isometric View</td>
<td>Figure 21</td>
</tr>
<tr>
<td>MODEL 2070N1</td>
<td>2070-8 Field I/O Module, Connectors A &amp; B</td>
<td>Figure 22</td>
</tr>
<tr>
<td>MODEL 2070N1</td>
<td>2070-8 Field I/O Module, Connectors C &amp; D</td>
<td>Figure 23</td>
</tr>
<tr>
<td>MODEL 2070N1</td>
<td>2070-8 Field I/O Module, EX1 &amp; EX2</td>
<td>Figure 24</td>
</tr>
</tbody>
</table>
Figure 19

Front View
Figure 20
Side View

NOTES (THIS DETAIL)
1. The Model 2070 Controller Unit is shown only for reference.
2. T.S. 43 Thumb Screw Devices. Module shall provide mating nuts permanently mounted on the module.
Figure 21
Isometric View
### Configuration Command Codes

<table>
<thead>
<tr>
<th>Command</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Read Module Type and Command ID</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Read Module Feature and Status</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>Read Module Error Code</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>Read Module Configuration Codes</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>Read Module User Name</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>Read Module Security Level</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>Read Module Feature and Status</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>Read Module Error Code</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
<td>Read Module Configuration Codes</td>
</tr>
<tr>
<td>9</td>
<td>0</td>
<td>Read Module User Name</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>Read Module Security Level</td>
</tr>
</tbody>
</table>

### Inquiry Command-Response Codes

<table>
<thead>
<tr>
<th>Command</th>
<th>Inquiry Value</th>
<th>Response Value</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>00</td>
<td>00</td>
<td>Read Module Type and Command ID</td>
</tr>
<tr>
<td>01</td>
<td>01</td>
<td>01</td>
<td>Read Module Feature and Status</td>
</tr>
<tr>
<td>02</td>
<td>02</td>
<td>02</td>
<td>Read Module Error Code</td>
</tr>
<tr>
<td>03</td>
<td>03</td>
<td>03</td>
<td>Read Module Configuration Codes</td>
</tr>
<tr>
<td>04</td>
<td>04</td>
<td>04</td>
<td>Read Module User Name</td>
</tr>
<tr>
<td>05</td>
<td>05</td>
<td>05</td>
<td>Read Module Security Level</td>
</tr>
<tr>
<td>06</td>
<td>06</td>
<td>06</td>
<td>Read Module Feature and Status</td>
</tr>
<tr>
<td>07</td>
<td>07</td>
<td>07</td>
<td>Read Module Error Code</td>
</tr>
<tr>
<td>08</td>
<td>08</td>
<td>08</td>
<td>Read Module Configuration Codes</td>
</tr>
<tr>
<td>09</td>
<td>09</td>
<td>09</td>
<td>Read Module User Name</td>
</tr>
<tr>
<td>10</td>
<td>10</td>
<td>10</td>
<td>Read Module Security Level</td>
</tr>
</tbody>
</table>

**NOTE:**
- Numerical values have one ASCII character per digit without leading zero.
- Reverse video and underline are required for Front Panel Assembly Option 34 & 36.
- Commands shall be available for option 32 & 36.

---

**Figure 22**

2070-8 Field I/O Module, Connectors A & B
Figure 23

2070-8 Field I/O Module, Connectors C & D
### 2070-8 Field I/O Module, EX1 & EX2 Connectors

<table>
<thead>
<tr>
<th>EX1 Connector Pinout</th>
<th>PIN</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>EC DND</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>TXE FEU</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>RXE FEU</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>RTS FEU</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>CTS FEU</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>2070-8 DC GNII</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>EC FEU</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>2070-8 DC GNII</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>485 TX Data+</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>485 TX Data-</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>485 TX Clock+</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>485 TX Clock-</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>2070-8 DC GNII</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>485 RX Data+</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>485 RX Data-</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>2070-8 DC GNII</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>485 RX Clock+</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>485 RX Clock-</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>NA</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>EXP Connector Pinout</th>
<th>PIN</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>EC DND</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>TXE 1</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>RXE 1</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>RTS 1</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>CTS 1</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>EC GNII #1</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>TXE 1</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>RXE 1</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>RTS 1</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>CTS 1</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>EC DND</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>TXE 2</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>RXE 2</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>RTS 2</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>CTS 2</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>NA</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>EC GNII #1</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>TXE P</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>RXE N P</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>RTS N P</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>CTS N P</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>NA</td>
<td></td>
</tr>
</tbody>
</table>

**Figure 24**

**2070-8 Field I/O Module, EX1 & EX2 Connectors**
Glossary.

Terms and Abbreviations. Wherever the following terms or abbreviations are used, the intent and meaning is interpreted as follows:

<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>Ampere</td>
</tr>
<tr>
<td>AC</td>
<td>Alternating Current</td>
</tr>
<tr>
<td>AC+</td>
<td>120 Volts AC, 60 hertz ungrounded power source</td>
</tr>
<tr>
<td>AC-</td>
<td>120 Volts AC, 60 hertz grounded return to the power source</td>
</tr>
</tbody>
</table>

DEPARTMENT The DEPARTMENT director, acting either directly or through properly authorized agents, such agents acting within the scope of the particular duties delegated to them.

<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANSI</td>
<td>American National Standard Institute</td>
</tr>
<tr>
<td>ASCII</td>
<td>American Standard Code for Information Interchange</td>
</tr>
<tr>
<td>Assembly</td>
<td>A complete machine, structure or unit of a machine that was manufactured by fitting together parts and/or modules</td>
</tr>
<tr>
<td>ASTM</td>
<td>American Society for Testing and Materials</td>
</tr>
<tr>
<td>AWG</td>
<td>American Wire Gage</td>
</tr>
<tr>
<td>C</td>
<td>Celsius</td>
</tr>
<tr>
<td>C Language</td>
<td>The ANSI C Programming Language</td>
</tr>
<tr>
<td>Cabinet</td>
<td>An outdoor enclosure generally housing the controller unit and associated equipment</td>
</tr>
<tr>
<td>Certificate of Compliance</td>
<td>A certificate signed by the manufacturer of the material or the manufacturer of assembled materials stating that the materials involved comply in all respects with the requirements of the specifications</td>
</tr>
<tr>
<td>Channel</td>
<td>An information path from a discrete input to a discrete output.</td>
</tr>
<tr>
<td>Component</td>
<td>Any electrical or electronic device</td>
</tr>
</tbody>
</table>

121-127
Contractor  The person or persons, Manufacturer, firm, partnership, corporation, vendor or combination thereof, who have entered into a contract with the DEPARTMENT, as party of the second part or legal representative

Controller Unit  That portion of the controller assembly devoted to the operational control of the logic decisions programmed into the assembly

CPU  Central Processing Unit

CTS  Clear To Send

DAT Program  The DEPARTMENT’s Diagnostic and Acceptance Test Program

dB  Decibel

dBa  Decibels above reference noise, adjusted

DC  Direct Current

DCD  Data Carrier Detect (Receive Line Signal Detector)

DIN  Deutsche Industrie Norm

DRAM  Dynamic random access memory. Random access means that the processor can access any part of the memory or data storage space directly rather than having to proceed sequentially from some starting place. DRAM is dynamic in that it needs to have its storage cells refreshed or given a new electronic charge every few milliseconds.

EG  Equipment Ground

EIA  Electronic Industries Association

EMI  Electro Magnetic Interference

EPROM  Ultraviolet Erasable, Programmable, Read Only Memory Device

EEPROM  Electrically Erasable, Programmable, Read Only Memory Device

Equal Connectors: comply with physical dimensions, contact material, plating and method of connection. Devices: comply to function, pin out, electrical and operating parameter requirements, access times and interface parameters of the specified device

ETL  Electrical Testing Laboratories, Inc.
Firmware  A computer program or software stored permanently in PROM, EPROM, ROM or semi-permanently in EEPROM

FLASH    A +5 VDC powered IC Memory Device with nonvolatile, electrically erasable, programmable, 100K read/write minimum cycles and fast access time features

FPA      Front Panel Assembly
HEX      Hexadecimal
Hz       Hertz
IC       Integrated Circuit
I.D.     Identification
IEEE     Institute of Electrical and Electronic Engineers
ISO      Isolated
Jumper   A means of connecting/disconnecting two or more conductive by soldering/desoldering a conductive wire or by PCB post jumper
KB       Kilobytes
Keyed    Means by which like connectors can be physically altered to prevent improper insertion.
Laboratory The established laboratory of the DEPARTMENT or other laboratories authorized by the DEPARTMENT to test materials involved in the contract
LCD      Liquid Crystal Display
LED      Light Emitting Diode
LOGIC    Negative Logic Convention (Ground True) State
LSB      Least Significant Byte
lsb      Least Significant Bit
MB       megabyte
MSB          Most Significant Byte
msb          Most Significant Bit
m            Milli

MCU/MPU/ IMP Micro Controller Unit, Microprocessor Unit, or Integrated Multiprotocol Processor

MIL          Military Specifications

MODEM        Modulation/Demodulation Unit

Module       A functional unit that plugs into an assembly

Motherboard A printed circuit connector interface board with no active or passive components

MOS          Metal-Oxide Semiconductor

MOV          Metal-Oxide Varistor

MS            Military Standards

N            Newton: SI unit of force

N.C.         Normally closed contact

N.O.         Normally open contact

NA           Presently Not Assigned. Cannot be used by the Manufacturer for other purposes

NEMA         National Electrical Manufacturer's Association

NETA         National Electrical Testing Association, Inc.
n            nano

NLSB         Next Least Significant Byte

nlsb         Next Least Significant Bit

NMSB         Next Most Significant Byte

nmsb         Next Most Significant Bit
PCB Printed Circuit Board
PDA Power Distribution Assembly
PLA/PAL Programmable Array Logic Device

Power Failure A Power Failure is said to have occurred when the incoming line voltage falls below 92 +/- 2 VAC for 50 milliseconds. See Power Conditions.

Power Restoration Power is said to be restored when the incoming line voltage equals or exceeds 97 +/- 2 VAC for 50 milliseconds. See Power Conditions.

Power Conditions 16.7 ms (one 60 Hertz cycle) reaction period is allowed to be included in the 50 milliseconds timing or added to (67 milliseconds duration). The hysteresis between power failure and power restoration voltage settings must be a min. of 5 VAC with a threshold drift of no more than 0.2 VAC.

ppm Parts per million
PWM Pulse Width Modulation
RAM Random Access Memory
RF Radio Frequency
RMS Root-Mean-Square
ROM Read Only Memory Device
RTS Request to Send
R/W Controller Unit Read/Write Control Line
RxD Received Data
SCI Serial Communications Interface
SDLC Synchronous Data Link Control
S Logic State
s second

Second Sourced Produced by more than one Manufacturer
SRAM Static Random Access Memory Device

125-127
SW  Switch
TB  Terminal Block
TOD  Time Of Day Clock
Triac  Silicon-Controlled Rectifier which controls power bilaterally in an AC switching circuit
TTL  Transistor-Transistor Logic

Thumb Screw Device (TSD) A retractable screw fastener with projecting stainless steel screw, spring and natural aluminum knob finish. (TSD No.2 must be flat black.)

TSD No.1 - 8-32 SOUTHCO #47-62-301-20 or equal.
TSD No.2 - 8-32 SOUTHCO #47-62-301-60 or equal.
TSD No.3 - M3 SOUTHCO #47-82-101-10 or equal.

TxD  Transmitted Data
u  Micro
UL  Underwriter's Laboratories, Inc.
VAC  Voltage Alternating Current (root mean square)
VDC  Voltage Direct Current
VME  Versa Module Eurocard, VMEbus Standard IEEE P1014/D1.2

x  Number Value
XX  Manufacturer's Option

WDT  Watchdog Timer: A monitoring circuit, external to the device watched, which senses an Output Line from the device and reacts

2070.51 Warranty. The controller unit assembly and all components shall have a full warranty against all manufacturers’ defects, including parts and labor, for a minimum of three (3) years from the date of delivery. Vandal damage and damage due to automobile accidents or acts of nature will not be included under Contractor's guarantee.

The Supplier shall bear all expenses with return of any material Harris County deems necessary to return for adjustment during warranty period.
Harris County, or its agent, reserves the right to withhold payments which or claims of bidder.

Harris County will determine the supplier's responsibility for any controller unit assembly failure if failure occurs within the warranty period. Harris County will contact the supplier with instructions on the pick-up and delivery of defective controller assembly component. The supplier shall be responsible for all shipping and related handling charges.

2070.52 Compliance. The Supplier shall guarantee that the 2070 Controller Unit is fully integrated and fully compatible with the local controller operation software, currently in use by Harris County, and assure as such by providing a letter of compliance.

“Burn-in” each controller unit and provide a Quality Control report as described in this Item. The certification report shall be furnished by the supplier and attached to each controller unit. The report shall indicate the dates of the “burn-in” period, number of hours, and “burn-in” temperature, and other pertinent test information in the previously approved by Harris County.

2070.53 Measurement and Payment. The work performed, materials furnished, equipment, labor, tools, and incidentals will not be measured or paid for directly, but will be subsidiary to pertinent Items.

END OF ITEM 2070